VLSI Implementation of High-Throughput, Low-Energy, Configurable MIMO Detector

被引:0
|
作者
Chuang, Pierce I-Jen [1 ]
Sachdev, Manoj [2 ]
Gaudet, Vincent C. [2 ]
机构
[1] Univ Waterloo, Waterloo, ON N2L 3G1, Canada
[2] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
关键词
COMPLEXITY; DECODER; CAPACITY; SEARCH; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work focuses on a multi-core VLSI implementation of a multiple-input multiple-output (MIMO) detector utilizing a sphere-decoding algorithm. A complex-domain node traversal algorithm that achieves similar performance results as that of an exhaustive-search algorithm where every node is checked and sorted is also described. A 4x4, 64-QAM hard-output detector utilizing this VLSI design occupies 98k gates, and achieves near-ML performance with an average throughput of 1.22 Gb/s and an energy/bit of 23 pJ/b on a nominal 1.2 V supply in a 0.13 mu m CMOS process. The hard-output design can be further expanded to provide soft-output capability, and achieves an average throughput of 0.65 Gb/s and reaches 10(-5) BER at an SNR of 19.7 dB.
引用
收藏
页码:535 / 542
页数:8
相关论文
共 50 条
  • [21] A High Throughput Configurable SDR Detector for Multi-user MIMO Wireless Systems
    Amiri, Kiarash
    Cavallaro, Joseph R.
    Dick, Chris
    Rao, Raghu Mysore
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 62 (02): : 233 - 245
  • [22] A High Throughput Configurable SDR Detector for Multi-user MIMO Wireless Systems
    Kiarash Amiri
    Joseph R. Cavallaro
    Chris Dick
    Raghu Mysore Rao
    Journal of Signal Processing Systems, 2011, 62 : 233 - 245
  • [23] A New VLSI Algorithm for a High-Throughput Implementation of Type IV DCT
    Chiper, Doru Florin
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATIONS (COMM 2016), 2016, : 17 - 20
  • [24] High-Throughput VLSI Architecture for GRAND
    Abbas, Syed Mohsin
    Tonnellier, Thibaud
    Ercan, Furkan
    Gross, Warren J.
    2020 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2020, : 213 - 218
  • [25] VLSI Implementation of a High-Throughput Iterative Fixed-Complexity Sphere Decoder
    Chen, Xi
    He, Guanghui
    Ma, Jun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (05) : 272 - 276
  • [26] A High-Throughput VLSI Architecture for Hard and Soft SC-FDMA MIMO Detectors
    Neshatpour, Katayoun
    Shabany, Mahdi
    Gulak, Glenn
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (03) : 761 - 770
  • [27] The VLSI Architecture and Implementation of a Low Complexity and Highly Efficient Configurable SVD Processor for MIMO Communication Systems
    Chen, Wei-Jhe
    Lai, Yu-An
    Shen, Chung-An
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (12) : 6231 - 6246
  • [28] The VLSI Architecture and Implementation of a Low Complexity and Highly Efficient Configurable SVD Processor for MIMO Communication Systems
    Wei-Jhe Chen
    Yu-An Lai
    Chung-An Shen
    Circuits, Systems, and Signal Processing, 2020, 39 : 6231 - 6246
  • [29] Implementation of a High-Throughput Modified Merge Sort in MIMO Detection Systems
    Chang, Robert Chen-Hao
    Wei, Ming-Fan
    Chen, Hung-Lieh
    Lin, Kuang-Hao
    Chen, Hou-Ming
    Gao, Yu-Ya
    Lin, Shih-Chun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (09) : 2730 - 2737
  • [30] A Low Complexity and High Throughput MIMO Detection VLSI Design for MIMO-OFDM Systems
    Cai, Zhaohui
    Wang, Yu Hong
    Chattong, Suttinan
    2016 IEEE 83RD VEHICULAR TECHNOLOGY CONFERENCE (VTC SPRING), 2016,