Timing Reliability Improvement of Master-Slave Flip-Flops in the Presence of Aging Effects

被引:4
作者
Jafari, Atousa [1 ]
Raji, Mohsen [1 ]
Ghavami, Behnam [2 ]
机构
[1] Shiraz Univ, Sch Elect & Comp Engn, Shiraz 7134851154, Iran
[2] Shahid Bahonar Univ Kerman, Dept Comp Engn, Fac Engn, Kerman 7616914111, Iran
关键词
Integrated circuit reliability; Aging; Transistors; Delays; Clocks; Lifetime reliability; process variations; transistor’ s aging; flip-flops; HIGH-PERFORMANCE; LOW-POWER; IMPACT; DESIGN; TECHNOLOGY; YIELD; VARIABILITY; NBTI/PBTI; LIFETIME; LATCHES;
D O I
10.1109/TCSI.2020.3024601
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Manufacturing process variations and transistor's aging effects are two major concerns for reliable design of nano-scale digital circuits. Correct functionality of flip-flops (FFs), as one of the most important elements in digital circuits, plays a key role in reliability of modern circuit designs. In this paper, a timing reliability improvement technique is proposed for master-slave FFs considering the impacts of process variations and aging effects. In this technique, the internal circuitry of the FF is restructured in order to improve the reliability by reducing the stress time (i.e. the time of being ON) of the transistors which are stacked in the feedback loop. Using Monte-Carlo based HSPICE simulations, the efficacy of the restructuring-based reliability improvement technique is shown considering various experimental conditions (i.e. different process variation ratios and lifetime values). The experimental results show that, the lifetime reliability of Master-Slave FFs improved by 22% in expense of 3% area overhead, 8% propagation delay absolute change, and 6% absolute power change in the presence of 20% variation ratio and 9 years of operation time.
引用
收藏
页码:4761 / 4773
页数:13
相关论文
共 47 条
  • [1] Abrishami H, 2010, INT SYM QUAL ELECT, P652, DOI 10.1109/ISQED.2010.5450509
  • [2] Abrishami Hamed., 2008, GLSVLSI 08, P29
  • [3] Variations in Nanometer CMOS Flip-Flops: Part I-Impact of Process Variations on Timing
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (08) : 2035 - 2043
  • [4] Variations in Nanometer CMOS Flip-Flops: Part II-Energy Variability and Impact of Other Sources of Variations
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (03) : 835 - 843
  • [5] [Anonymous], 2003, CMOS DIGITAL INTEGRA
  • [6] Controlling Aging in Timing-Critical Paths
    Arasu, Senthil
    Nourani, Mehrdad
    Carulli, John M., Jr.
    Reddy, Vijay K.
    [J]. IEEE DESIGN & TEST, 2016, 33 (04) : 82 - 91
  • [7] Intrinsic parameter fluctuations in decananometer MOSFETs introduced by gate line edge roughness
    Asenov, A
    Kaya, S
    Brown, AR
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (05) : 1254 - 1260
  • [8] Process variation and NBTI tolerant standard cells to improve parametric yield and lifetime of ICs
    Basu, Shubhankar
    Vemuri, Ranga
    [J]. IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 291 - +
  • [9] Predictive modeling of the NBTI effect for reliable design
    Bhardwaj, Sarvesh
    Wang, Wenping
    Vattikonda, Rakesh
    Cao, Yu
    Vrudhula, Sarma
    [J]. PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 189 - 192
  • [10] Gender-based Outcomes and Acceptability of a Computer-assisted Psychosocial Intervention for Substance Use Disorders
    Campbell, Aimee N. C.
    Nunes, Edward V.
    Pavlicova, Martina
    Hatch-Maillette, Mary
    Hu, Mei-Chen
    Bailey, Genie L.
    Sugarman, Dawn E.
    Miele, Gloria M.
    Rieckmann, Traci
    Shores-Wilson, Kathy
    Turrigiano, Eva
    Greenfield, Shelly F.
    [J]. JOURNAL OF SUBSTANCE ABUSE TREATMENT, 2015, 53 : 9 - 15