High-performance CMOS variability in the 65-nm regime and beyond

被引:308
作者
Bernstein, K.
Frank, D. J.
Gattiker, A. E.
Haensch, W.
Ji, B. L.
Nassif, S. R.
Nowak, E. J.
Pearson, D. J.
Rohrer, N. J.
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] IBM Corp, Div Res, Austin Res Lab, Austin, TX 78758 USA
[3] IBM Corp, Syst & Techno Grp, Essex Jct, VT 05452 USA
关键词
D O I
10.1147/rd.504.0433
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recent changes in CMOS device structures and materials motivated by impending atomistic and quantum-mechanical limitations have profoundly influenced the nature of delay and power variability. Variations in process, temperature, power supply, wear-out, and use history continue to strongly influence delay. The manner in which tolerance is specified and accommodated in high-performance design changes dramatically as CMOS technologies scale beyond a 90-nm minimum lithographic linewidth. In this paper, predominant contributors to variability in new CMOS devices are surveyed, and preferred approaches to mitigate their sources of variability are proposed. Process-, device-, and circuit-level responses to systematic and random components of tolerance are considered. Exploratory, novel structures emerging as evolutionary CMOS replacements are likely to change the nature of variability in the coming generations.
引用
收藏
页码:433 / 449
页数:17
相关论文
共 45 条
  • [1] Simulation of intrinsic parameter fluctuations in decananometer and nanometer-scale MOSFETs
    Asenov, A
    Brown, AR
    Davies, JH
    Kaya, S
    Slavcheva, G
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (09) : 1837 - 1852
  • [2] Intrinsic parameter fluctuations in decananometer MOSFETs introduced by gate line edge roughness
    Asenov, A
    Kaya, S
    Brown, AR
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (05) : 1254 - 1260
  • [3] A 6.4-Gb/s CMOS SerDes core with feed-forward and decision-feedback equalization
    Beukema, T
    Sorna, M
    Selander, K
    Zier, S
    Ji, BL
    Murfet, P
    Mason, J
    Rhee, W
    Ainspan, H
    Parker, B
    Beakes, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) : 2633 - 2645
  • [4] MECHANISM OF NEGATIVE-BIAS-TEMPERATURE INSTABILITY
    BLAT, CE
    NICOLLIAN, EH
    POINDEXTER, EH
    [J]. JOURNAL OF APPLIED PHYSICS, 1991, 69 (03) : 1712 - 1720
  • [5] BOWMAN KA, 1999, P 12 ANN IEEE INT AS, P267
  • [6] A REGULAR LAYOUT FOR PARALLEL ADDERS
    BRENT, RP
    KUNG, HT
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (03) : 260 - 264
  • [7] Why optical lithography will live forever
    Brunner, TA
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2003, 21 (06): : 2632 - 2637
  • [8] Chan V, 2003, 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, P77
  • [9] CHEN HH, 1996, P IEEE DES AUT C, P638
  • [10] The estimated impact of shot noise in Extreme Ultraviolet Lithography
    Cobb, J
    Houle, F
    Gallatin, G
    [J]. EMERGING LITHOGRAPHIC TECHNOLOGIES VII, PTS 1 AND 2, 2003, 5037 : 397 - 405