Memory-Efficient and High-Throughput Decoding of Quasi-Cyclic LDPC Codes

被引:4
作者
Dai, Yongmei [1 ]
Yan, Zhiyuan [1 ]
Chen, Ning [1 ]
机构
[1] Lehigh Univ, Dept Elect & Comp Engn, Bethlehem, PA 18015 USA
关键词
LDPC; quasi-cyclic; turbo decoding; shuffled decoding; sum-product decoding; EXIT charts; PARITY-CHECK CODES; DENSITY;
D O I
10.1109/TCOMM.2009.04.060349
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose turbo-sum-product (TSP) and shuffled-sum-product (SSP) decoding algorithms for quasi-cyclic low-density parity-check codes, which not only achieve faster convergence and better error performance than the sum-product algorithm, but also require less memory in partly parallel decoder architectures. Compared with the turbo decoding algorithm, our TSP algorithm saves the same amount of memory and may achieve a higher decoding throughput. The convergence behaviors of our TSP and SSP algorithms are also compared with those of the SP, turbo, and shuffled algorithms by their extrinsic information transfer (EXIT) charts.
引用
收藏
页码:879 / 883
页数:5
相关论文
共 17 条
[1]  
[Anonymous], 1963, Low-Density Parity-Check Codes
[2]   Overlapped message passing for quasi-cyclic low-density parity check codes [J].
Chen, YN ;
Parhi, KK .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (06) :1106-1113
[3]  
DAI Y, IEEE T CIRC IN PRESS
[4]   Parallel versus sequential updating for belief propagation decoding [J].
Kfir, H ;
Kanter, T .
PHYSICA A-STATISTICAL MECHANICS AND ITS APPLICATIONS, 2003, 330 (1-2) :259-270
[5]   Factor graphs and the sum-product algorithm [J].
Kschischang, FR ;
Frey, BJ ;
Loeliger, HA .
IEEE TRANSACTIONS ON INFORMATION THEORY, 2001, 47 (02) :498-519
[6]   High-throughput LDPC decoders [J].
Mansour, MM ;
Shanbhag, NR .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (06) :976-996
[7]   Decoding low-density parity-check codes with probabilistic scheduling [J].
Mao, YY ;
Banihashemi, AH .
IEEE COMMUNICATIONS LETTERS, 2001, 5 (10) :414-416
[8]   Reliability-based schedule for bit-flipping decoding of low-density parity-check codes [J].
Nouh, A ;
Banihashemi, AH .
IEEE TRANSACTIONS ON COMMUNICATIONS, 2004, 52 (12) :2038-2040
[9]  
RADOSAVLJEVIC P, 2005, P AS C SIGN SYST COM
[10]   Memory-efficient sum-product decoding of LDPC codes [J].
Sanka, H ;
Narayanan, KR .
IEEE TRANSACTIONS ON COMMUNICATIONS, 2004, 52 (08) :1225-1230