共 50 条
- [1] Configurable High-Throughput Decoder Architecture for Quasi-Cyclic LDPC Codes 2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1137 - +
- [3] New and efficient decoding architecture for Quasi-Cyclic LDPC codes 2014 9TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA (CHINACOM), 2014, : 246 - 251
- [4] Memory-efficient decoding of LDPC codes 2005 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY (ISIT), VOLS 1 AND 2, 2005, : 459 - 463
- [6] Overlapped decoding for a class of quasi-cyclic LDPC codes 2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 113 - 117
- [7] HIGH THROUGHPUT MEMORY-EFFICIENT VLSI DESIGNS FOR STRUCTURED LDPC DECODING PECCS 2011: PROCEEDINGS OF THE 1ST INTERNATIONAL CONFERENCE ON PERVASIVE AND EMBEDDED COMPUTING AND COMMUNICATION SYSTEMS, 2011, : 518 - 521
- [8] FPGA implementation of a high-throughput memory-efficient LDPC decoder Xi'an Dianzi Keji Daxue Xuebao, 2008, 3 (427-432):
- [9] Efficient encoding for a family of quasi-cyclic LDPC codes GLOBECOM'03: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-7, 2003, : 3996 - 4000
- [10] Low complexity, memory efficient decoder architecture for Quasi-Cyclic LDPC codes WSEAS Transactions on Circuits and Systems, 2006, 5 (04): : 590 - 595