Memory-Efficient and High-Throughput Decoding of Quasi-Cyclic LDPC Codes

被引:4
|
作者
Dai, Yongmei [1 ]
Yan, Zhiyuan [1 ]
Chen, Ning [1 ]
机构
[1] Lehigh Univ, Dept Elect & Comp Engn, Bethlehem, PA 18015 USA
关键词
LDPC; quasi-cyclic; turbo decoding; shuffled decoding; sum-product decoding; EXIT charts; PARITY-CHECK CODES; DENSITY;
D O I
10.1109/TCOMM.2009.04.060349
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose turbo-sum-product (TSP) and shuffled-sum-product (SSP) decoding algorithms for quasi-cyclic low-density parity-check codes, which not only achieve faster convergence and better error performance than the sum-product algorithm, but also require less memory in partly parallel decoder architectures. Compared with the turbo decoding algorithm, our TSP algorithm saves the same amount of memory and may achieve a higher decoding throughput. The convergence behaviors of our TSP and SSP algorithms are also compared with those of the SP, turbo, and shuffled algorithms by their extrinsic information transfer (EXIT) charts.
引用
收藏
页码:879 / 883
页数:5
相关论文
共 50 条
  • [1] Configurable High-Throughput Decoder Architecture for Quasi-Cyclic LDPC Codes
    Studer, C.
    Preyss, N.
    Roth, C.
    Burg, A.
    2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1137 - +
  • [2] High-Throughput Layered Decoder Implementation for Quasi-Cyclic LDPC Codes
    Zhang, Kai
    Huang, Xinming
    Wang, Zhongfeng
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2009, 27 (06) : 985 - 994
  • [3] New and efficient decoding architecture for Quasi-Cyclic LDPC codes
    Fan, Zhiming
    Wu, Zhanji
    Che, Hui
    Zhou, Xiaoping
    2014 9TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA (CHINACOM), 2014, : 246 - 251
  • [4] Memory-efficient decoding of LDPC codes
    Lee, JKS
    Thorpe, J
    2005 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY (ISIT), VOLS 1 AND 2, 2005, : 459 - 463
  • [5] Memory Efficient Decoder Architectures for Quasi-Cyclic LDPC Codes
    Dai, Yongmei
    Chen, Ning
    Yan, Zhiyuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (09) : 2898 - 2911
  • [6] Overlapped decoding for a class of quasi-cyclic LDPC codes
    Kim, SM
    Parhi, KK
    2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 113 - 117
  • [7] HIGH THROUGHPUT MEMORY-EFFICIENT VLSI DESIGNS FOR STRUCTURED LDPC DECODING
    Sharma, Hrishikesh
    Das, Subhasis
    Raut, Rewati Raman
    Patkar, Sachin
    PECCS 2011: PROCEEDINGS OF THE 1ST INTERNATIONAL CONFERENCE ON PERVASIVE AND EMBEDDED COMPUTING AND COMMUNICATION SYSTEMS, 2011, : 518 - 521
  • [8] FPGA implementation of a high-throughput memory-efficient LDPC decoder
    School of Electronic Engineering, Xidian Univ., Xi'an 710071, China
    不详
    Xi'an Dianzi Keji Daxue Xuebao, 2008, 3 (427-432):
  • [9] Efficient encoding for a family of quasi-cyclic LDPC codes
    Hocevar, DE
    GLOBECOM'03: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-7, 2003, : 3996 - 4000
  • [10] Low complexity, memory efficient decoder architecture for Quasi-Cyclic LDPC codes
    Sha, Jin
    Gao, Minglun
    Zhang, Zhongjin
    Li, Li
    Wang, Zhongfeng
    WSEAS Transactions on Circuits and Systems, 2006, 5 (04): : 590 - 595