A Second-Order Noise-Shaping SAR ADC With Passive Integrator and Tri-Level Voting

被引:109
作者
Zhuang, Haoyu [1 ,2 ]
Guo, Wenjuan [2 ]
Liu, Jiaxin [2 ,3 ]
Tang, He [1 ]
Zhu, Zhangming [4 ]
Chen, Long [2 ]
Sun, Nan [2 ]
机构
[1] Univ Elect Sci & Technol China, Sch Elect Sci & Engn, Chengdu 611731, Sichuan, Peoples R China
[2] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
[3] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
[4] Xidian Univ, Sch Microelect, Xian 710126, Shaanxi, Peoples R China
基金
美国国家科学基金会;
关键词
Analog-to-digital converter; majority voting (MV); multi-phase non-overlapping clock generator; noise shaping (NS); successive approximation register; ENHANCEMENT;
D O I
10.1109/JSSC.2019.2900150
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power and scalingfriendly noise-shaping (NS) SAR ADC. Instead of using operational transconductance amplifiers that are power hungry and scaling unfriendly, the proposed architecture uses passive switches and capacitors to perform residue integration and realizes the path gains via transistor size ratios inside a multipath dynamic comparator. The overall architecture is simple and robust. Since the noise transfer function is set by component ratios, it is insensitive to process, voltage, and temperature (PVT) variations. Besides the proposed architecture, this paper also presents two new circuit techniques. A tri-level voting scheme is proposed to reduce the comparator noise. It outperforms the majority voting technique by exploiting more information in the comparator output statistics and providing an extra decision level. A dynamic multi-phase clock generator is also proposed to guarantee non-overlapping and support an arbitrary number of phases. A prototype 9-bit NS-SAR ADC is fabricated in a 40-nm CMOS process. It consumes 143 mu W at 1.1 V while operating at 8.4 MS/s. Taking advantage of the second-order NS, it achieves a peak SNDR of 78.4 dB over a bandwidth of 262 kHz at the oversampling ratio of 16, leading to an SNDR-based Schreier figure of merit (FoM) of 171 dB.
引用
收藏
页码:1636 / 1647
页数:12
相关论文
共 19 条
[1]   Linearity enhancement of multibit Delta Sigma and D/A converters using data weighted averaging [J].
Baird, RT ;
Fiez, TS .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (12) :753-762
[2]   A 0.7-V 0.6-μW 100-kS/s Low-Power SAR ADC With Statistical Estimation-Based Noise Reduction [J].
Chen, Long ;
Tang, Xiyuan ;
Sanyal, Arindam ;
Yoon, Yeonam ;
Cong, Jie ;
Sun, Nan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (05) :1388-1398
[3]   A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS [J].
Chen, Shuo-Wei Michael ;
Brodersen, Robert W. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2669-2680
[4]  
Chen ZJ, 2016, IEEE ASIAN SOLID STA, P309, DOI 10.1109/ASSCC.2016.7844197
[5]  
Fredenburg J., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P468, DOI 10.1109/ISSCC.2012.6177094
[6]  
Garvik H, 2017, IEEE CUST INTEGR CIR
[7]  
Guo WJ, 2017, SYMP VLSI CIRCUITS, pC236, DOI 10.23919/VLSIC.2017.8008492
[8]  
Guo WJ, 2016, PROC EUR SOLID-STATE, P405, DOI 10.1109/ESSCIRC.2016.7598327
[9]   A 10b/12b 40 kS/s SAR ADC With Data-Driven Noise Reduction Achieving up to 10.1b ENOB at 2.2 fJ/Conversion-Step [J].
Harpe, Pieter ;
Cantatore, Eugenio ;
van Roermund, Arthur .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) :3011-3018
[10]   Ultra-Low Power Direct-Conversion 16 QAM Transmitter Based on Doherty Power Amplifier [J].
Jeong, Daechul ;
Lee, Seokwon ;
Lee, Hankyu ;
Kim, Bumman .
IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2016, 26 (07) :528-530