[1] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi 835215, Jharkhand, India
来源:
PROCEEDINGS OF THE FIRST INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND COMMUNICATION
|
2017年
/
458卷
关键词:
Power dissipation;
Switching;
Latch;
Scalability;
Delay;
DELAY-AREA DOMAIN;
IMPACT;
SPEED;
D O I:
10.1007/978-981-10-2035-3_31
中图分类号:
TP18 [人工智能理论];
学科分类号:
081104 ;
0812 ;
0835 ;
1405 ;
摘要:
This paper primarily focuses on the power dissipation of cross coupled CMOS dynamic latches and also takes the technology scalability of the design into account. Mainly 3 topologies namely the Cascade Voltage Switch Logic (CVSL), Dynamic Single Transistor Clocked (DSTC) and Dynamic Ratio Insensitive (DRIS) have been investigated. A comparative study is provided which validates the suitability of the above latches for high-speed low power applications. Further, a brief account regarding the use of these latches for the design of high speed edge triggered flip-flops is also provided. The simulations results have been extensively verified on SPICE simulator using TSMC's industry standard 180 nm technology model parameters and the technology scalability is tested with 22 nm predictive technology model developed by Nanoscale Integration and Modeling (NIMO) Group of Arizona State University (ASU).