An approach for the formal verification of DSP designs using theorem proving

被引:4
作者
Akbarpour, Behzad [1 ]
Tahar, Sofiene [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
design automation; digital signal processors; error analysis; fast Fourier transforms; finite wordlength effects; formal vitrification; higher order logic; theorem proving;
D O I
10.1109/TCAD.2005.857314
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a framework for the incorporation of formal methods in the design flow of digital signal processing (DSP) systems in a rigorous way. In the proposed approach, DSP descriptions were modeled and verified at different abstraction levels using higher order logic based on the higher order logic (HOL) theorem prover. This framework enables the formal verification of DSP designs that in the past could only be done partially using conventional simulation techniques. To this end, a shallow embedding of DSP descriptions in HOL at the floating-point (FP), fixed-point (FXP), behavioral, register transfer level (RTL), and netlist gate levels is provided. The paper made use of existing formalization of FP theory in HOL and a parallel one developed for FXP arithmetic. The high ability of abstraction in HOL allows a seamless hierarchical verification encompassing the whole DSP design path, starting from top-level FP and FXP algorithmic descriptions down to RTL, and gate level implementations. The paper illustrates the new verification framework on the fast Fourier transform (FFT) algorithm as a case study.
引用
收藏
页码:1441 / 1457
页数:17
相关论文
共 36 条
  • [1] Formalization of fixed-point arithmetic in HOL
    Akbarpour, B
    Tahar, S
    Dekdouk, A
    [J]. FORMAL METHODS IN SYSTEM DESIGN, 2005, 27 (1-2) : 173 - 200
  • [2] Akbarpour B, 2004, LECT NOTES COMPUT SC, V3223, P1
  • [3] The application of formal verification to SPW designs
    Akbarpour, B
    Tahar, S
    [J]. EUROMICRO SYMPOSIUM ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2003, : 325 - 332
  • [4] AKBARPOUR B, 2004, FORMAL METHODS COMPU, V3312, P37
  • [5] AKBARPOUR B, 2005, THESIS CONCORDIA U
  • [6] [Anonymous], 1993, CAMBRIDGE TRACTS THE
  • [7] [Anonymous], 1985, 7541985 ANSI IEEE
  • [8] BJESSE P, 1999, COMPUTER AIDED VERIF, V1633, P380
  • [9] BOULTON R, 1992, IFIP TRANS A, V10, P129
  • [10] Brigham E.O., 1974, FAST FOURIER TRANSFO