共 50 条
Asymmetric gating for reducing leakage current in carbon nanotube field-effect transistors
被引:19
作者:
Srimani, T.
[1
]
Hills, G.
[1
]
Zhao, X.
[1
]
Antoniadis, D.
[1
]
del Alamo, J. A.
[1
]
Shulaker, M. M.
[1
]
机构:
[1] MIT, EECS, 77 Massachusetts Ave, Cambridge, MA 02139 USA
基金:
美国国家科学基金会;
关键词:
INCLUDING NONIDEALITIES;
GIDL CURRENT;
PART I;
GATE;
MODEL;
SOURCE/DRAIN;
PERFORMANCE;
DEVICES;
DESIGN;
D O I:
10.1063/1.5098322
中图分类号:
O59 [应用物理学];
学科分类号:
摘要:
As continued silicon scaling is becoming increasingly challenging, emerging nanotechnologies such as carbon nanotubes (CNTs) are being explored. However, experimental measurements of CNT Field-Effect Transistors (CNFETs) often exhibit substantial off-state leakage current (I-OFF), resulting in increased leakage power and potential incorrect logic functionality. In this work, we (1) provide insight into a key component of this off-state leakage current and experimentally demonstrate that it stems from gate-induced drain leakage commonly referred to as GIDL, (2) provide an experimentally calibrated model that closely matches our measured results, and (3) demonstrate a path for mitigating GIDL current by engineering CNFET geometries with asymmetric gates: local back-gate CNFETs whose gate overlaps the source but not the drain. We demonstrate experimentally that this approach can reduce off-state leakage current by >60 x at the same bias voltage (implemented across a wide range of scaled CNFETs with gate lengths ranging from >2 mu m to 180 nm). This reduced leakage current due to the asymmetric gates translates to additional energy-efficiency benefits for CNFETs. Thus, this work addresses a key challenge facing CNFET-based electronics (while simultaneously providing additional energy-efficiency benefits) and is applicable to a wide-range of emerging one-dimensional and two-dimensional nanomaterials. Published under license by AIP Publishing.
引用
收藏
页数:5
相关论文
共 50 条