A diversified memory built-in self-repair approach for nanotechnologies

被引:39
|
作者
Nicolaidis, M [1 ]
Achouri, N [1 ]
Anghel, L [1 ]
机构
[1] iRoC Technol, Grenoble, France
来源
22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS | 2004年
关键词
memory repair; high defect densities; nanotechnologies; ECC codes; word repair;
D O I
10.1109/VTEST.2004.1299258
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memory Built In Self Repair (BISR) is gaining importance since several years. Because defect densities are increasing with submicron scaling, more advanced solutions may be required for memories to be produced with the upcoming nanometric CMOS process generations. This problem will be exacerbated with nanotechnologies, where defect densities are predicted to reach levels that are several orders of magnitude higher than in current CMOS technologies. For such defect densities, traditional memory repair is not adequate. This work presents a diversified repair approach merging ECC codes and self-repair, for repairing memories affected by high defect densities. The approach was validated by means of statistical fault injection simulations considering defect densities as high as 3*10(-2)% (3% of cells are defective). The obtained results show that the approach provides close to 100% memory yield, by means of reasonable hardware cost, for technologies of very poor quality. Thus, the extreme defect densities that many authors predict for nanotechnologies do not represent a show-stopper, at least as concerning memories.
引用
收藏
页码:313 / 318
页数:6
相关论文
共 50 条
  • [1] Memory built-in self-repair for nanotechnologies
    Nicolaidis, M
    Achouri, N
    Anghel, L
    9TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2003, : 94 - 98
  • [2] Memory yield and complexity of built-in self-repair
    Wang, XP
    Mehler, JN
    Meyer, FJ
    Park, N
    ANNUAL RELIABILITY AND MAINTAINABILITY SYMPOSIUM, 2005 PROCEEDINGS, 2005, : 238 - 244
  • [3] Economic aspects of memory built-in self-repair
    Huang, Rei-Fu
    Chen, Chao-Hsun
    Wu, Cheng-Wen
    IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (02): : 164 - 172
  • [4] Fail pattern identification for memory built-in self-repair
    Huang, RF
    Su, CL
    Wu, CW
    Lin, ST
    Luo, KL
    Chang, YJ
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 366 - 371
  • [5] Built-In Self-Repair Techniques for Heterogeneous Memory Cores
    Wang, Zhen-Yu
    Tsai, Yi-Ming
    Lu, Shyue-Kung
    IEEE 15TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2009, : 69 - +
  • [6] Test scheduling for memory cores with built-in self-repair
    Yoneda, Tomokazu
    Fukuda, Yuusuke
    Fujiwara, Hideo
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 199 - 204
  • [7] Memory built-in self-repair using redundant words
    Schöber, V
    Paul, S
    Picot, O
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 995 - 1001
  • [8] A Novel Built-In Self-Repair Approach for Embedded RAMs
    Shyue-Kung Lu
    Journal of Electronic Testing, 2003, 19 : 315 - 324
  • [9] A novel built-in self-repair approach for embedded RAMs
    Lu, SK
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (03): : 315 - 324
  • [10] A Memory Built-In Self-Repair Scheme Based on Configurable Spares
    Lee, Mincent
    Denq, Li-Ming
    Wu, Cheng-Wen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (06) : 919 - 929