Digit-serial Complex-Number Multipliers on FPGAs

被引:3
作者
Sansaloni, T
Valls, J
Parhi, KK
机构
[1] Univ Politecn Valencia, EPS Gandia, Dipartimento Ingn Elettron, Gandia, Spain
[2] Broadcom Corp, Irvine, CA 92619 USA
来源
JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY | 2003年 / 33卷 / 1-2期
关键词
complex-number multipliers; digit-serial arithmetic; Booth recoding; FPGA;
D O I
10.1023/A:1021197903170
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an optimized implementation on FPGA of digit-serial Complex-Number Multipliers (CMs) using Booth recoding techniques and tree adders based on Carry Save ( CS) and Ripple Carry Adders (RCA). This kind of Complex-Number multipliers can be pipelined at the same level independent of the digit-size. Variable and fixed coefficient CMs have been considered. In the first case an efficient mapping of the modified Booth recoding and the partial product generation is presented which results in a logic depth reduction. The combination of 5: 3 and 4: 3 converters in the CS structure and the utilization of RCA trees lead to a minimum area requirement. In the case of fixed coefficient CMs, partial products generator is based on look-up tables and multi-bit Booth recoding is used to reduce the area and increase the performance of the circuit. The study reveals that efficient mapping of the 5-bit Booth recoding to generate the partial products is the optimum multibit recoding when Xilinx FPGA devices are used.
引用
收藏
页码:105 / 115
页数:11
相关论文
共 14 条
  • [1] Digit-Serial Complex-Number Multipliers on FPGAs
    T. Sansaloni
    J. Valls
    K.K. Parhi
    Journal of VLSI signal processing systems for signal, image and video technology, 2003, 33 : 105 - 115
  • [2] Systematic design of high-speed and low-power digit-serial multipliers
    Chang, YN
    Satyanarayana, JH
    Parhi, KK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1998, 45 (12) : 1585 - 1596
  • [3] Efficient FPGA-implementation of two's complement digit-serial/parallel multipliers
    Valls, J
    Boemo, E
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (06): : 317 - 322
  • [4] Vlsi design of digit-serial FPGA architecture
    Lee, HH
    Sobelman, GE
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2004, 13 (01) : 17 - 52
  • [5] DESIGN AND FPGA IMPLEMENTATION OF DIGIT-SERIAL FIR FILTERS
    Dawoud, D. S.
    Masupa, S.
    SAIEE AFRICA RESEARCH JOURNAL, 2006, 97 (03): : 216 - 222
  • [6] Design of Digit-Serial FIR Filters: Algorithms, Architectures, and a CAD Tool
    Aksoy, Levent
    Lazzari, Cristiano
    Costa, Eduardo
    Flores, Paulo
    Monteiro, Jose
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (03) : 498 - 511
  • [7] FPGA-based digit-serial CSD FIR filter for image signal format conversion
    Lee, HH
    Sobelman, GE
    MICROELECTRONICS JOURNAL, 2002, 33 (5-6): : 501 - 508
  • [8] Efficient Implementation of Complex Multipliers on FPGAs Using DSP Slices
    Paz, Pedro
    Garrido, Mario
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2023, 95 (04): : 543 - 550
  • [9] Efficient Implementation of Complex Multipliers on FPGAs Using DSP Slices
    Pedro Paz
    Mario Garrido
    Journal of Signal Processing Systems, 2023, 95 : 543 - 550
  • [10] Low Register-Complexity Systolic Digit-Serial Multiplier Over GF(2(m)) Based on Trinomials
    Xie, Jiafeng
    Meher, Pramod Kumar
    Zhou, Xiaojun
    Lee, Chiou-Yng
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2018, 4 (04): : 773 - 783