High Performance MRAM-Based Stateful Logic

被引:0
|
作者
Mahmoudi, Hiwa [1 ]
Windbacher, Thomas [1 ]
Sverdlov, Viktor [1 ]
Selberherr, Siegfried [1 ]
机构
[1] TU Wien, Inst Microelect, A-1040 Vienna, Austria
关键词
magnetic tunnel junction (MTJ); material implication (IMP); non-volatility; magnetoresistive random-access memory (MRAM); reprogrammable logic; spin transfer torque (STT); stateful logic; GATES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Static power due to the leakage currents has become a major concern in CMOS logic circuits as the technology is scaled down. Introducing non-volatility into logic circuits is a promising solution offering zero standby power and instant-on applications. Recently, spin-transfer torque magnetoresistive random-access memory (STT-MRAM) circuits have been presented to enable stateful logic by implementing reprogrammable- and implication-based magnetic tunnel junction logic operations. In this work we describe tradeoffs in the design of MRAM-based stateful logic architectures. It has been shown that although the implication logic outperforms the reprogrammable architecture, a combination of these two architectures reduces the number of required logic steps and the energy consumption, however, at the cost of reduced reliability. MRAM-based logic is also well suited for high performance parallel non-volatile computations as it is shown by an example.
引用
收藏
页码:117 / 120
页数:4
相关论文
共 50 条
  • [31] Energy-Efficient Recurrent Neural Network With MRAM-Based Probabilistic Activation Functions
    Sheikhfaal, Shadi
    Angizi, Shaahin
    DeMara, Ronald F. F.
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2023, 11 (02) : 534 - 540
  • [32] Soft Error-Tolerant Design of MRAM-Based Nonvolatile Latches for Sequential Logics
    Rajaei, Ramin
    Fazeli, Mahdi
    Tabandeh, Mahmoud
    IEEE TRANSACTIONS ON MAGNETICS, 2015, 51 (06)
  • [33] MRAM-based BER resilient Quantized edge-AI Networks for Harsh Industrial Conditions
    Parmar, Vivek
    Suri, Manan
    Yamane, Kazutaka
    Lee, Taeyoung
    Chung, Nyuk Leong
    Naik, Vinayak Bharat
    2021 IEEE 3RD INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE CIRCUITS AND SYSTEMS (AICAS), 2021,
  • [34] MRAM Crossbar based Configurable Logic Block
    Lakys, Yahya
    Zhao, Weisheng
    Klein, Jacques-Olivier
    Chappert, Claude
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [35] Exploration and optimization of novel replacement and prefetching strategies for inefficiencies of advanced MRAM-based hybrid cache systems
    Han, Shaopu
    Jiang, Yanfeng
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2024, 39 (09)
  • [36] Maximizing Parallel Activation of Word-Lines in MRAM-Based Binary Neural Network Accelerators
    Ahn, Daehyun
    Oh, Hyunmyung
    Kim, Hyungjun
    Kim, Yulhwa
    Kim, Jae-Joon
    IEEE ACCESS, 2021, 9 : 141961 - 141969
  • [37] High-performance STT-MRAM-based Logic-in-Memory Scheme Utilizing Data Read Features
    Liu, Kai
    Wu, Bi
    Zhu, Haonan
    Liu, Weiqiang
    PROCEEDINGS OF THE 17TH ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, NANOARCH 2022, 2022,
  • [38] LOSSS- Logic Synthesis based on Several Stateful logic gates for high time-efficient computing
    Hu, Yihong
    Xu, Nuo
    Feng, Chaochao
    Tong, Wei
    Liu, Kang
    Fang, Liang
    29TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2024, 2024, : 805 - 811
  • [39] MRAM-based Stochastic Oscillators for Adaptive Non-Uniform Sampling of Sparse Signals in IoT Applications
    Salehi, Soheil
    Zaeemzadeh, Alireza
    Tatulian, Adrian
    Rahnavard, Nazanin
    DeMara, Ronald F.
    2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 404 - 409
  • [40] A STT-Assisted SOT MRAM-Based In-Memory Booth Multiplier for Neural Network Applications
    Wu, Jiayao
    Wang, Yijiao
    Wang, Pengxu
    Wang, Yiming
    Zhao, Weisheng
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2024, 23 : 29 - 34