Performance simulation and analysis of a CMOS/nano hybrid nanoprocessor system

被引:9
作者
Cabe, Adam C. [1 ]
Das, Shamik [1 ]
机构
[1] Mitre Corp, Nanosyst Grp, Mclean, VA 22102 USA
关键词
NM HALF-PITCH; FABRICATION; CIRCUITS; DEVICES;
D O I
10.1088/0957-4484/20/16/165203
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
This paper provides detailed simulation results and analysis of the prospective performance of hybrid CMOS/nanoelectronic processor systems based upon the field-programmable nanowire interconnect (FPNI) architecture. To evaluate this architecture, a complete design was developed for an FPNI implementation using 90 nm CMOS with 15 nm wide nanowire interconnects. Detailed simulations of this design illustrate that critical design choices and tradeoffs exist beyond those specified by the architecture. This includes the selection of the types of junction nanodevices, as well as the implementation of low-level circuits. In particular, the simulation results presented here show that only nanodevices with an 'on/off' current ratio of 200 or more are suitable to produce correct system-level behaviour. Furthermore, the design of the CMOS logic gates in the FPNI system must be customized to accommodate the resistances of both 'on'-state and 'off'-state nanodevices. Using these customized designs together with models of suitable nanodevices, additional simulations demonstrate that, relative to conventional 90 nm CMOS FPGA systems, performance gains can be obtained of up to 70% greater speed or up to a ninefold reduction in energy consumption.
引用
收藏
页数:8
相关论文
共 50 条
[21]   Analysis of the Influence of ADC Performance on Radar System [J].
Ren Shengjun ;
Chen Shaochang .
2017 IEEE 9TH INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN), 2017, :459-467
[22]   Device and circuit level analysis of negative capacitance hybrid CMOS: a prospect for low power/low voltage applications [J].
Bansal, Monika ;
Kaur, Harsupreet .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (01)
[23]   DESIGN AND PERFORMANCE ANALYSIS OF HYBRID SOLAR POWERED GEYSER IN ISLAMABAD, PAKISTAN [J].
Elahi, Hassan ;
Tamoor, Ali ;
Basit, Abdul ;
Israr, Asif ;
Swati, Raess Fida ;
Ahmed, Shamraiz ;
Ghafoor, Usman ;
Shaban, Muhammad .
THERMAL SCIENCE, 2020, 24 (02) :757-766
[24]   PERFORMANCE ANALYSIS OF A NOVEL HYBRID BOOSTING CONVERTER FOR RENEWABLE ENERGY APPLICATIONS [J].
Prasad, Rajendera ;
Singh, Santosh Kumar ;
Goswami, Arup Kumar ;
Sinha, Nidul .
2017 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2017,
[25]   Flexible Hybrid Electronics Technology Using Die-First FOWLP for High-Performance and Scalable Heterogeneous System Integration [J].
Fukushima, Takafumi ;
Alam, Arsalan ;
Hanna, Amir ;
Jangam, Siva Chandra ;
Bajwa, Adeel Ahmad ;
Iyer, Subramanian S. .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (10) :1738-1746
[26]   Improved digital performance of hybrid CMOS inverter with Si p-MOSFET and InGaAs n-MOSFET in the nanometer regime [J].
De, Suchismita ;
Tewari, Suchismita ;
Biswas, Abhijit ;
Mallik, Abhijit .
MICROELECTRONIC ENGINEERING, 2019, 211 :18-25
[27]   Experimental and fluid flow simulation studies of laser-electrochemical hybrid manufacturing of micro-nano symbiotic superamphiphobic surfaces [J].
Liu, Yang ;
Liu, Xinyu ;
Zhang, Zhaoyang ;
Lu, Jinzhong ;
Wang, Yufeng ;
Xu, Kun ;
Zhu, Hao ;
Wang, Bo ;
Lin, Liqu ;
Xue, Wei .
JOURNAL OF CHEMICAL PHYSICS, 2023, 159 (11)
[28]   Performance analysis of a tunneling thermoelectric heat engine with nano-scaled quantum well [J].
Luo, Xiaoguang ;
Liu, Nian ;
He, Jizhou ;
Qiu, Teng .
APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2014, 117 (03) :1031-1039
[29]   APPLICATION OF NANOSTRUCTURING, NANOMATERIALS AND MICRO-NANO-INTEGRATION FOR IMPROVED COMPONENTS AND SYSTEM'S PERFORMANCE [J].
Mueller, J. ;
Hannappel, T. ;
Hoffmann, M. ;
Jacobs, H. O. ;
Lei, Y. ;
Rangelow, I. W. ;
Schaaf, P. .
2016 PAN PACIFIC MICROELECTRONICS SYMPOSIUM (PAN PACIFIC), 2016,
[30]   Physics-based analysis and simulation model of electromagnetic interference induced soft logic upset in CMOS inverter [J].
Liu, Yu-Qian ;
Chai, Chang-Chun ;
Zhang, Yu-Hang ;
Shi, Chun-Lei ;
Liu, Yang ;
Fan, Qing-Yang ;
Yang, Yin-Tang .
CHINESE PHYSICS B, 2018, 27 (06)