Performance simulation and analysis of a CMOS/nano hybrid nanoprocessor system

被引:9
|
作者
Cabe, Adam C. [1 ]
Das, Shamik [1 ]
机构
[1] Mitre Corp, Nanosyst Grp, Mclean, VA 22102 USA
关键词
NM HALF-PITCH; FABRICATION; CIRCUITS; DEVICES;
D O I
10.1088/0957-4484/20/16/165203
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
This paper provides detailed simulation results and analysis of the prospective performance of hybrid CMOS/nanoelectronic processor systems based upon the field-programmable nanowire interconnect (FPNI) architecture. To evaluate this architecture, a complete design was developed for an FPNI implementation using 90 nm CMOS with 15 nm wide nanowire interconnects. Detailed simulations of this design illustrate that critical design choices and tradeoffs exist beyond those specified by the architecture. This includes the selection of the types of junction nanodevices, as well as the implementation of low-level circuits. In particular, the simulation results presented here show that only nanodevices with an 'on/off' current ratio of 200 or more are suitable to produce correct system-level behaviour. Furthermore, the design of the CMOS logic gates in the FPNI system must be customized to accommodate the resistances of both 'on'-state and 'off'-state nanodevices. Using these customized designs together with models of suitable nanodevices, additional simulations demonstrate that, relative to conventional 90 nm CMOS FPGA systems, performance gains can be obtained of up to 70% greater speed or up to a ninefold reduction in energy consumption.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Fundamental analysis of resistive nano-crossbars for the use in hybrid Nano/CMOS-memory
    Flocke, Alexander
    Noll, Tobias G.
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 328 - 331
  • [2] A Hybrid Nano/CMOS Dynamically Reconfigurable System-Part I: Architecture
    Zhang, Wei
    Jha, Niraj K.
    Shang, Li
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2009, 5 (04) : 1 - 30
  • [3] Hybrid nano-CMOS for chip improvement
    不详
    AMERICAN CERAMIC SOCIETY BULLETIN, 2007, 86 (05): : 38 - 38
  • [4] A Study of Asynchronous Design Methodology for Robust CMOS-Nano Hybrid System Design
    Chakraborty, Rajat Subhra
    Bhunia, Swarup
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2009, 5 (03)
  • [5] High performance CMOS device technologies in nano CMOS era
    Takagi, Shinichi
    IEEE NMDC 2006: IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE 2006, PROCEEDINGS, 2006, : 86 - 87
  • [6] System-level Simulation Acceleration for Architectural Performance Analysis Using Hybrid Virtual Platform System
    Shim, Kyuho
    Kim, Woojoo
    Cho, Kwang-Hyun
    Min, Byeong
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 402 - 404
  • [7] Performance analysis of an SOFC/HCCI engine hybrid system: System simulation and thermo-economic comparison
    Park, Sung Ho
    Lee, Young Duk
    Ahn, Kook Young
    INTERNATIONAL JOURNAL OF HYDROGEN ENERGY, 2014, 39 (04) : 1799 - 1810
  • [8] Repair Techniques for Hybrid Nano/CMOS Computational Architecture
    Srivastava, Saket
    Melouki, Aissa
    Al-Hashimi, Bashir M.
    2009 9TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2009, : 198 - 201
  • [9] A hybrid route from CMOS to nano and molecular electronics
    Cerofolini, G. F.
    Mascolo, D.
    NANOTECHNOLOGY FOR ELECTRONIC MATERIALS AND DEVICES, 2007, : 1 - +
  • [10] Performance Analysis and Improvement for Hybrid CMOS-SET Circuit Architectures
    Deng, Guoqing
    Chen, Chunhong
    2008 1ST MICROSYSTEMS AND NANOELECTRONICS RESEARCH CONFERENCE, 2008, : 109 - 112