A Novel Approach to Design Low Power and High Speed Self-Repairing Full Adder Circuit

被引:0
|
作者
Rani, Jyoti [1 ]
Nishad, Atul Kumar [1 ]
机构
[1] Natl Inst Technol, Sch VLSI Design & Embedded Syst, Kurukshetra, Haryana, India
关键词
Self checking circuits; stuck-at fault; full adder circuits; self-repairing circuits; CHECKING;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
For industrial application self-checking designs are required which are having complete fault coverage with low power and high speed as functionality of an arithmetic circuit is destroyed if basic full adder circuit is faulty. This error detection and correction completely depends on internal functionality of self-checking and self-repairing circuit. This proposed self-checking and self-repairing full adder circuit consumes low power and high speed when compared to existing circuits. Single and double fault are detected during testing of full adder circuit having transient and permanent fault. Proposed structures subsume lower area overhead relative to traditional structures.
引用
收藏
页码:1938 / 1942
页数:5
相关论文
共 50 条
  • [1] A Novel Approach to Design Low Power Self-Repairing Full Adder Circuit
    Rani, Jyoti
    Nishad, Atul Kumar
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 1215 - 1219
  • [2] Design high speed and low power hybrid full adder circuit
    Lueangsongchai, Sathaporn
    Tooprakai, Siraphop
    2018 18TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2018, : 22 - 25
  • [3] High Speed Low Power Full Adder Circuit Design Using Current Comparison Based Domino
    Ajayan, J.
    Nirmal, D.
    Sivasankari, S.
    Sivaranjani, D.
    Manikandan, M.
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [4] Low Power High Speed 1-bit Full Adder Circuit Design in DSM Technology
    Yadav, Ashish
    Shrivastava, Bhawna P.
    Dadoria, Ajay Kumar
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [5] DESIGN OF HIGH SPEED AND LOW POWER FULL ADDER IN SUBTHRESHOLD REGION
    Pradhan, Sambhu Nath
    Rai, Vivek
    Chakraborty, Angshuman
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATIONS (MICROCOM), 2016,
  • [6] Design and Analysis of Low Power and High Speed FinFET based Hybrid Full Adder/Subtractor Circuit (FHAS)
    Ramkumar, E.
    Gracin, D.
    Rajkamal, P.
    Bhuvana, B. P.
    Bhaaskaran, V. S. Kanchana
    2020 6TH IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2020) (FORMERLY INIS), 2020, : 281 - 284
  • [7] A New Design of Low Power High Speed Hybrid CMOS Full Adder
    Agarwal, Mayur
    Agrawal, Neha
    Alam, Md. Anis
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 448 - 452
  • [8] Evolution of fault self-repairing circuit with high reliability
    Lou Jian-an
    Li Yang
    Yu Jian-hua
    PROGRESS IN MECHATRONICS AND INFORMATION TECHNOLOGY, PTS 1 AND 2, 2014, 462-463 : 654 - 657
  • [9] A Novel and Voltage Resilient Design of Ultra-High-Speed Low Power Keeper Based Full Adder
    Sharma, Uma
    Jhamb, Mansi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (12) : 7951 - 7971
  • [10] Design & Study of a Low Power High Speed Full Adder Using GDI Multiplexer
    Mukherjee, Biswarup
    Ghosal, Aniruddha
    2015 IEEE 2ND INTERNATIONAL CONFERENCE ON RECENT TRENDS IN INFORMATION SYSTEMS (RETIS), 2015, : 465 - 470