Hardware architecture design for H.264/AVC intra frame coder

被引:0
|
作者
Huang, YW
Hsieh, BY
Chen, TC
Chen, LG
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, we contributed a VLSI architecture design for H.264/AVC intra frame coder. First, analysis of coding algorithm is provided by using a RISC model to obtain the proper degrees of parallelism under SDTV specification. Second, a two-stage macroblock pipelining is proposed to double the processing capability and hardware utilization. Third, Hadamard-based mode decision is modified as DCT-based version to reduce the 40% of memory access. To sum up, our system architecture achieves 215 times of speed compared with RISC-based software implementation in terms of processing cycles. In addition, we also made a lot of efforts on developing area-speed efficient modules. Reconfigurable intra predictor generator can support all kinds of prediction modes. Parallel multi-transform has four times throughput of the serial one with little area overhead. CAVLC engine can efficiently provide coding information for the bitstream packer. A prototype chip was fabricated with TSMC 0.25 mum CMOS technology and is capable of encoding 720x480 4:2:0 30Hz video in real time at the working frequency of 54 MHz. The transistor count is 429K, and the core size is only 1.855x1.885 mm(2).
引用
收藏
页码:269 / 272
页数:4
相关论文
共 50 条
  • [41] An efficient hardware design for HDTV H.264/AVC encoder
    Liang WEI Dandan DING Juan DU Binbin YU Lu YU Institute of Information and Communication Engineering Zhejiang University Hangzhou China Zhejiang Provincial Key Laboratory of Information Network Technology Hangzhou China
    Journal of Zhejiang University-Science C(Computers & Electronics), 2011, 12 (06) : 499 - 506
  • [42] An efficient hardware design for HDTV H.264/AVC encoder
    Liang Wei
    Dan-dan Ding
    Juan Du
    Bin-bin Yu
    Lu Yu
    Journal of Zhejiang University SCIENCE C, 2011, 12 : 499 - 506
  • [43] Efficient hardware architecture for motion estimation based on AVC/H.264
    Department of Computer Science and Engineering, Harbin Institute of Technology, Harbin 150001, China
    Gaojishu Tongxin, 2006, 10 (1001-1005):
  • [44] An efficient architecture for hardware implementation of H.264/AVC deblocking filtering
    Tobajas, Felix
    Callico, Gustavo
    Perez, Pedro A.
    De Armas, Valentin
    Sarmiento, Roberto
    2008 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2008, : 418 - 419
  • [45] A fast mode decision algorithm and its hardware design for H.264/AVC intra prediction
    Wang, Wei
    Xie, Yuting
    Lin, Tao
    Hu, Jie
    Communications in Computer and Information Science, 2014, 437 : 48 - 56
  • [46] A NOVEL RATE-DISTORTION OPTIMIZATION METHOD OF H.264/AVC INTRA CODER
    Sarwer, Mohammed Golam
    Wu, Q. M. Jonathan
    Zhang, Xiao-Ping
    2011 18TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2011,
  • [47] Algorithm and hardware architecture design for weighted prediction in H.264/MPEG-4 AVC
    Tang, Chi-Sun
    Tsai, Chen-Han
    Chien, Shao-Yi
    Chen, Liang-Gee
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5015 - +
  • [48] An Optimized Hardware Architecture for Intra Prediction in H.264 Decoder
    Wang, Qi
    Li, Quanquan
    Chen, Shi
    Zhang, Tiejun
    Hou, Chaohuan
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [49] An efficient hardware architecture for H.264 intra prediction algorithm
    Sahin, Esra
    Hamzaoglu, Ilker
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 183 - 188
  • [50] Frame concealment for H.264/AVC decoders
    Baccichet, P
    Bagni, D
    Chimienti, A
    Pezzoni, L
    Rovati, F
    ICCE: 2005 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2005, : 329 - 330