Hardware architecture design for H.264/AVC intra frame coder

被引:0
|
作者
Huang, YW
Hsieh, BY
Chen, TC
Chen, LG
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, we contributed a VLSI architecture design for H.264/AVC intra frame coder. First, analysis of coding algorithm is provided by using a RISC model to obtain the proper degrees of parallelism under SDTV specification. Second, a two-stage macroblock pipelining is proposed to double the processing capability and hardware utilization. Third, Hadamard-based mode decision is modified as DCT-based version to reduce the 40% of memory access. To sum up, our system architecture achieves 215 times of speed compared with RISC-based software implementation in terms of processing cycles. In addition, we also made a lot of efforts on developing area-speed efficient modules. Reconfigurable intra predictor generator can support all kinds of prediction modes. Parallel multi-transform has four times throughput of the serial one with little area overhead. CAVLC engine can efficiently provide coding information for the bitstream packer. A prototype chip was fabricated with TSMC 0.25 mum CMOS technology and is capable of encoding 720x480 4:2:0 30Hz video in real time at the working frequency of 54 MHz. The transistor count is 429K, and the core size is only 1.855x1.885 mm(2).
引用
收藏
页码:269 / 272
页数:4
相关论文
共 50 条
  • [31] Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC
    Chung, Hua-Chang
    Chen, Zong-Yi
    Chang, Pao-Chi
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (02) : 713 - 719
  • [32] Hardware Architecture Design for High-performance H.264/AVC Deblocking Filter
    Zheng, Xiaodong
    Zhu, Wei
    Yu, Shaoyong
    Wu, Jinpeng
    SENSORS AND MATERIALS, 2019, 31 (03) : 905 - 922
  • [33] Intra Prediction for the Hardware H.264/AVC High Profile Encoder
    Mikołaj Roszkowski
    Grzegorz Pastuszak
    Journal of Signal Processing Systems, 2014, 76 : 11 - 17
  • [34] Intra Prediction for the Hardware H.264/AVC High Profile Encoder
    Roszkowski, Mikolaj
    Pastuszak, Grzegorz
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 76 (01): : 11 - 17
  • [35] MPEG-2 to H.264/AVC Intra Frame Transcoding
    Wu, Jyun-De
    Lin, Yinyi
    ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2009, 2009, 5879 : 1018 - 1029
  • [36] Adaptive Intra-Frame Rate Control for H.264/AVC
    Chang, Kan
    Men, Aidong
    Zhang, Wenhao
    THIRD INTERNATIONAL CONFERENCE ON MULTIMEDIA AND UBIQUITOUS ENGINEERING (MUE 2009), 2009, : 54 - 58
  • [37] Fast Intra/Inter Frame Coding Algorithm for H.264/AVC
    Hu Weiwei
    Zhang Qishan
    Zhu Leiqi
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 1306 - 1309
  • [38] Efficient Algorithm for H.264/AVC Intra Frame Video Coding
    Lin, Yinyi
    Lee, Yu-Ming
    Wu, Chien-Da
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2010, 20 (10) : 1367 - 1372
  • [40] An efficient hardware design for HDTV H.264/AVC encoder
    Wei, Liang
    Ding, Dan-dan
    Du, Juan
    Yu, Bin-bin
    Yu, Lu
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2011, 12 (06): : 499 - 506