Hardware architecture design for H.264/AVC intra frame coder

被引:0
|
作者
Huang, YW
Hsieh, BY
Chen, TC
Chen, LG
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, we contributed a VLSI architecture design for H.264/AVC intra frame coder. First, analysis of coding algorithm is provided by using a RISC model to obtain the proper degrees of parallelism under SDTV specification. Second, a two-stage macroblock pipelining is proposed to double the processing capability and hardware utilization. Third, Hadamard-based mode decision is modified as DCT-based version to reduce the 40% of memory access. To sum up, our system architecture achieves 215 times of speed compared with RISC-based software implementation in terms of processing cycles. In addition, we also made a lot of efforts on developing area-speed efficient modules. Reconfigurable intra predictor generator can support all kinds of prediction modes. Parallel multi-transform has four times throughput of the serial one with little area overhead. CAVLC engine can efficiently provide coding information for the bitstream packer. A prototype chip was fabricated with TSMC 0.25 mum CMOS technology and is capable of encoding 720x480 4:2:0 30Hz video in real time at the working frequency of 54 MHz. The transistor count is 429K, and the core size is only 1.855x1.885 mm(2).
引用
收藏
页码:269 / 272
页数:4
相关论文
共 50 条
  • [21] Efficient Algorithm for H.264/AVC Intra Frame Transcoding
    Wu, Chien-Da
    Lin, Yinyi
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2856 - 2859
  • [22] A pipelined hardware architecture of deblocking filter in H.264/AVC
    Chen, Qing
    Zheng, Wei
    Fang, Jian
    Luo, Kai
    Shi, Bing
    Zhang, Ming
    Zhang, Xianmin
    2008 THIRD INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA, VOLS 1-3, 2008, : 774 - +
  • [23] A Novel Hardware Architecture of Deblocking Filter in H.264/AVC
    Ayadi, Lella Aicha
    Dammak, Taheni
    Loukil, Hassen
    Masmoudi, Nouri
    14TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL & COMPUTER ENGINEERING STA 2013, 2013, : 474 - 479
  • [24] A pipelined hardware architecture for motion estimation of H.264/AVC
    Lee, SJ
    Kim, CG
    Kim, SD
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2005, 3740 : 79 - 89
  • [25] Motion compensation hardware accelerator architecture for H.264/AVC
    Zatt, Bruno
    Ferreira, Valter
    Agostini, Luciano
    Wagner, Flavio R.
    Susin, Altamiro
    Bampi, Sergio
    ADVANCES IN IMAGE AND VIDEO TECHNOLOGY, PROCEEDINGS, 2007, 4872 : 24 - +
  • [26] HARDWARE ARCHITECTURE FOR H.264/AVC DEBLOCKING FILTER ALGORITHM
    Loukil, H.
    Ben Atitallah, A.
    Masmoudi, N.
    2009 6TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS AND DEVICES, VOLS 1 AND 2, 2009, : 683 - +
  • [27] INTRA PREDICTION VERSUS WAVELETS AND LAPPED TRANSFORMS IN AN H.264/AVC CODER
    de Oliveira, Rafael G.
    de Queiroz, Ricardo L.
    2008 15TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1-5, 2008, : 137 - 140
  • [28] High performance hardware architecture of intra-prediction for H.264/AVC high profile
    Gu, Meihua
    Zhu, Lei
    Journal of Computational Information Systems, 2013, 9 (15): : 6227 - 6233
  • [29] Enhanced pipelined architecture of H.264/AVC intra prediction
    Guo, Jiefeng
    Yang, Zhixin
    Zheng, Jianwei
    Guo, Donghui
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2016, 41 : 72 - 84
  • [30] Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC
    Chung, Hua-Chang
    Chen, Zong-Yi
    Chang, Pao-Chi
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 405 - 406