A POPULATION CODING HARDWARE ARCHITECTURE FOR SPIKING NEURAL NETWORKS APPLICATIONS

被引:1
作者
Nuno-Maganda, Marco [1 ]
Arias-Estrada, Miguel [1 ]
Torres Huitzil, Cesar [2 ]
Girau, Bernard [3 ]
机构
[1] Natl Inst Astrophys Opt Elect INAOE, Puebla, Mexico
[2] Polytech Univ Victoria, Informat Technol Dept, Ciudad Victoria, Tamaulipas, Mexico
[3] CORTEX Team, LORIA, INRIA, Vandoeuvre Les Nancy, France
来源
2009 5TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS | 2009年
关键词
NEURONS;
D O I
10.1109/SPL.2009.4914919
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, Spiking Neural Networks (SNNs) have obtained the interest of Machine Learning researchers due to the rich dynamics shown by these information processing models. One of the most important problems that must be addressed for implementing efficient SNNs is the information encoding. In this paper, an implementation of a high-performance hardware architecture for population information coding based on Gaussian Receptive Fields (GRFs) is proposed This architecture can be useful for data classifying and clustering applications, because this coding scheme has been used in the past, and an efficient mapping of this technique in hardware can improve the actual performance of these applications. The GRFs information coding can be efficiently implemented on FPGA technology, because it contains several operations that can be computed in parallel like the exponential function. The proposed hardware architecture was implemented, tested and validated with several random datasets. The proposed hardware core is the first step for implementing successfully classifiers like SpikeProp algorithm. Synthesis and timing results for the proposed hardware architecture are presented.
引用
收藏
页码:83 / +
页数:3
相关论文
共 50 条
[31]   DFSynthesizer: Dataflow-based Synthesis of Spiking Neural Networks to Neuromorphic Hardware [J].
Song, Shihao ;
Chong, Harry ;
Balaji, Adarsha ;
Das, Anup ;
Shackleford, James ;
Kandasamy, Nagarajan .
ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2022, 21 (03)
[32]   Temporal Coding in Spiking Neural Networks With Alpha Synaptic Function: Learning With Backpropagation [J].
Comsa, Iulia-Maria ;
Potempa, Krzysztof ;
Versari, Luca ;
Fischbacher, Thomas ;
Gesmundo, Andrea ;
Alakuijala, Jyrki .
IEEE TRANSACTIONS ON NEURAL NETWORKS AND LEARNING SYSTEMS, 2022, 33 (10) :5939-5952
[33]   SHIP: a computational framework for simulating and validating novel technologies in hardware spiking neural networks [J].
Gemo, Emanuele ;
Spiga, Sabina ;
Brivio, Stefano .
FRONTIERS IN NEUROSCIENCE, 2024, 17
[34]   Efficient and hardware-friendly methods to implement competitive learning for spiking neural networks [J].
Qu, Lianhua ;
Zhao, Zhenyu ;
Wang, Lei ;
Wang, Yong .
NEURAL COMPUTING & APPLICATIONS, 2020, 32 (17) :13479-13490
[35]   Frame-Unit Operating Neuron Circuits for Hardware Recurrent Spiking Neural Networks [J].
Kim, Yeonwoo ;
Jeon, Bosung ;
Park, Jonghyuk ;
Choi, Woo Young .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2025, 72 (04) :1795-1801
[36]   The Implementation and Optimization of Neuromorphic Hardware for Supporting Spiking Neural Networks With MLP and CNN Topologies [J].
Ye, Wujian ;
Chen, Yuehai ;
Liu, Yijun .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (02) :448-461
[37]   Large-Scale Spiking Neural Networks using Neuromorphic Hardware Compatible Models [J].
Krichmar, Jeffrey L. ;
Coussy, Philippe ;
Dutt, Nikil .
ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2015, 11 (04)
[38]   Hardware spiking neural network prototyping and application [J].
Cawley, Seamus ;
Morgan, Fearghal ;
McGinley, Brian ;
Pande, Sandeep ;
McDaid, Liam ;
Carrillo, Snaider ;
Harkin, Jim .
GENETIC PROGRAMMING AND EVOLVABLE MACHINES, 2011, 12 (03) :257-280
[39]   SaARSP: An Architecture for Systolic-Array Acceleration of Recurrent Spiking Neural Networks [J].
Lee, Jeong-Jun ;
Zhang, Wenrui ;
Xie, Yuan ;
Li, Peng .
ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2022, 18 (04)
[40]   NeuSB: A Scalable Interconnect Architecture for Spiking Neuromorphic Hardware [J].
Balaji, Adarsha ;
Huynh, Phu Khanh ;
Catthoor, Francky ;
Dutt, Nikil D. ;
Krichmar, Jeffrey L. ;
Das, Anup .
IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2023, 11 (02) :373-387