Half-DRAM: a High-bandwidth and Low-power DRAM Architecture from the Rethinking of Fine-grained Activation

被引:0
|
作者
Zhang, Tao [1 ,2 ]
Chen, Ke [3 ]
Xu, Cong [1 ]
Sun, Guangyu [4 ]
Wang, Tao [4 ]
Xie, Yuan [1 ]
机构
[1] Penn State Univ, University Pk, PA 16802 USA
[2] NVIDIA Corp, Santa Clara, CA USA
[3] Oracle Corp, Santa Clara, CA USA
[4] Peking Univ, Beijing, Peoples R China
基金
美国国家科学基金会; 中国国家自然科学基金;
关键词
MEMORY; ENERGY; REFRESH; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
DRAM memory is a major contributor for the total power consumption in modern computing systems. Consequently, power reduction for DRAM memory is critical to improve system-level power efficiency. Fine-grained DRAM architecture [1, 2] has been proposed to reduce the activation/precharge power However those prior work either incurs significant performance degradation or introduces large area overhead. In this paper; we propose a novel memory architecture Half-DRAM, in which the DRAM array is reorganized to enable only half of a row being activated. The half-row activation can effectively reduce activation power and meanwhile sustain the full bandwidth one bank can provide. In addition, the half: row activation in Half-DRAM relaxes the power constraint in DRAM, and opens up opportunities for further performance gain. Furthermore, two half: row accesses can be issued in parallel by integrating the sub-array level parallelism to improve the memory level parallelism. The experimental results show that Half-DRAM can achieve both significant performance improvement and power reduction, with negligible design overhead.
引用
收藏
页码:349 / 360
页数:12
相关论文
共 50 条
  • [31] A Low-Power Codeword-Based Viterbi Decoder with Fine-Grained Error Detection and Correction Techniques
    Kuang, Shiann-Rong
    Liang, Chih-Yuan
    Tseng, I-Ping
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2018, 43 (02) : 585 - 595
  • [32] A Low-Power Codeword-Based Viterbi Decoder with Fine-Grained Error Detection and Correction Techniques
    Shiann-Rong Kuang
    Chih-Yuan Liang
    I-Ping Tseng
    Arabian Journal for Science and Engineering, 2018, 43 : 585 - 595
  • [33] High-Bandwidth Density and Low-Power Optical MCM Using Waveguide-Integrated Organic Substrate
    Tokunari, Masao
    Hsu, Hsiang-Han
    Toriyama, Kazushige
    Noma, Hirokazu
    Nakagawa, Shigeru
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2014, 32 (06) : 1207 - 1212
  • [34] Cell-plate-line/bit-Line complementary sensing (CBCS) architecture for ultra low-power DRAM's
    Hamamoto, T
    Morooka, Y
    Asakura, M
    Ozaki, H
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (07) : 1003 - 1012
  • [35] Cell-plate-line/bit-line complementary sensing (CBCS) architecture for ultra low-power DRAM's
    Hamamoto, T
    Morooka, Y
    Asakura, M
    Ozaki, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (04) : 592 - 601
  • [36] Adjacent-State Monitoring Based Fine-Grained Power-Gating Scheme for a Low-Power Asynchronous Pipelined System
    Kawano, Takao
    Onizawa, Naoya
    Matsumoto, Atsushi
    Hanyu, Takahiro
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2067 - 2070
  • [37] High-bandwidth low-power parallel optical interconnect using imaging fiber bundles and standard CMOS detectors
    Rooman, C
    Heremans, P
    Filkins, D
    Windisch, R
    Borghs, G
    Vounckx, R
    Kuijk, M
    OPTOELECTRONIC INTERCONNECTS VIII, 2001, 4292 : 117 - 122
  • [38] 0.5-V Low-VT CMOS Preamplifier for Low-Power and High-Speed Gigabit-DRAM Arrays
    Kotabe, Akira
    Yanagawa, Yoshimitsu
    Akiyama, Satoru
    Sekiguchi, Tomonori
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) : 2348 - 2355
  • [39] 3D Implemented SRAM/DRAM Hybrid Cache Architecture for High-Performance and Low Power Consumption
    Inoue, Koji
    Hashiguchi, Shinya
    Ueno, Shinya
    Fukumoto, Naoto
    Murakami, Kazuaki
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [40] Fine-Grained Power-Gating Scheme of a Nonvolatile Logic-in-Memory Circuit for Low-Power Motion-Vector Extraction
    Sihotang, Magdalena
    Matsunaga, Shoun
    Hanyu, Takahiro
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 485 - 488