Half-DRAM: a High-bandwidth and Low-power DRAM Architecture from the Rethinking of Fine-grained Activation

被引:0
|
作者
Zhang, Tao [1 ,2 ]
Chen, Ke [3 ]
Xu, Cong [1 ]
Sun, Guangyu [4 ]
Wang, Tao [4 ]
Xie, Yuan [1 ]
机构
[1] Penn State Univ, University Pk, PA 16802 USA
[2] NVIDIA Corp, Santa Clara, CA USA
[3] Oracle Corp, Santa Clara, CA USA
[4] Peking Univ, Beijing, Peoples R China
基金
美国国家科学基金会; 中国国家自然科学基金;
关键词
MEMORY; ENERGY; REFRESH; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
DRAM memory is a major contributor for the total power consumption in modern computing systems. Consequently, power reduction for DRAM memory is critical to improve system-level power efficiency. Fine-grained DRAM architecture [1, 2] has been proposed to reduce the activation/precharge power However those prior work either incurs significant performance degradation or introduces large area overhead. In this paper; we propose a novel memory architecture Half-DRAM, in which the DRAM array is reorganized to enable only half of a row being activated. The half-row activation can effectively reduce activation power and meanwhile sustain the full bandwidth one bank can provide. In addition, the half: row activation in Half-DRAM relaxes the power constraint in DRAM, and opens up opportunities for further performance gain. Furthermore, two half: row accesses can be issued in parallel by integrating the sub-array level parallelism to improve the memory level parallelism. The experimental results show that Half-DRAM can achieve both significant performance improvement and power reduction, with negligible design overhead.
引用
收藏
页码:349 / 360
页数:12
相关论文
共 50 条
  • [21] Low-power and high-speed advantages of DRAM-logic integration for multimedia systems
    Watanabe, T
    Fujita, R
    Yanagisawa, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (12): : 1523 - 1531
  • [22] Multiwire Phase Encoding: A Signaling Strategy for High-Bandwidth, Low-Power Data Movement
    Mukim, Prashansa
    Brewer, Forrest
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (08) : 1543 - 1552
  • [23] Design approach for high-bandwidth low-power three-stage operational amplifiers
    Pugliese, A.
    Amoroso, F. A.
    Cappuccino, G.
    Cocorullo, G.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2012, 40 (03) : 263 - 273
  • [24] Analysis of high-bandwidth low-power microring links for off-chip interconnects
    Ophir, Noam
    Bergman, Keren
    OPTOELECTRONIC INTEGRATED CIRCUITS XV, 2013, 8628
  • [25] THE ADVANTAGES OF A DRAM-BASED DIGITAL ARCHITECTURE FOR LOW-POWER, LARGE-SCALE NEURO-CHIPS
    WATANABE, T
    AOKI, M
    KIMURA, K
    SAKATA, T
    ITOH, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (07) : 1206 - 1214
  • [26] A Low-Power Field-Programmable VLSI Based on a Fine-Grained Power-Gating Scheme
    Hariyama, Masanori
    Ishihara, Shota
    Kameyama, Michitaka
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 702 - 705
  • [27] Low-Power High-Throughput LDPC Decoder Using Non-Refresh Embedded DRAM
    Park, Youn Sung
    Blaauw, David
    Sylvester, Dennis
    Zhang, Zhengya
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (03) : 783 - 794
  • [28] Low-power DRAM-compatible Replacement Gate High-k/Metal Gate Stacks
    Ritzenthaler, R.
    Schram, T.
    Bury, E.
    Spessot, A.
    Caillat, C.
    Srividya, V.
    Sebaai, F.
    Mitard, J.
    Ragnarsson, L. -A.
    Groeseneken, G.
    Horiguchi, N.
    Fazan, P.
    Thean, A.
    SOLID-STATE ELECTRONICS, 2013, 84 : 22 - 27
  • [29] High-Bandwidth, Low-Power CMOS Transistor Based CAB for Field Programmable Analog Array
    Obadi, Ameen Bin
    Hussein, Alaa El-Din
    Al-Bawri, Samir Salem
    Hossain, Kabir
    Abdulhameed, Abdullah
    Jusoh, Muzammil
    Sabapathy, Thennarasan
    Al-Gburi, Ahmed Jamal Abdullah
    Albreem, Mahmoud A.
    CMC-COMPUTERS MATERIALS & CONTINUA, 2023, 74 (03): : 5885 - 5900
  • [30] TeraPHY: A Chiplet Technology for Low-Power, High-Bandwidth In-Package Optical I/O
    Wade, Mark
    Meade, Roy
    Ramamurthy, Chandru
    Rust, Michael
    Sedgwick, Forrest
    Stojanovic, Vladimir
    Van Orden, Derek
    Zhang, Chong
    Sun, Chen
    Shumarayev, Sergey Y.
    OKeeffe, Conor
    Anderson, Erik
    Hoang, Tim T.
    Kehlet, David
    Mahajan, Ravi V.
    Guzy, Matthew T.
    Chan, Allen
    Tran, Tina
    Ardalan, Shahab
    Bhargava, Pavan
    Buchbinder, Sidney
    Davenport, Michael
    Fini, John
    Lu, Haiwei
    Li, Chen
    IEEE MICRO, 2020, 40 (02) : 63 - 71