Low-Temperature Fabricated TFTs on Polysilicon Stripes

被引:14
作者
Brunets, Ihor [1 ]
Holleman, Jisk [1 ]
Kovalgin, Alexey Y. [1 ]
Boogaard, Arjen [1 ]
Schmitz, Jurriaan [1 ]
机构
[1] Univ Twente, MESA Inst Nanotechnol, Chair Semicond Components, NL-7500 AE Enschede, Netherlands
关键词
Above integrated circuit (IC); grain boundary; laser annealing; polycrystalline silicon; thin-film transistor (TFT); 3-D integration; THIN-FILM-TRANSISTOR; EXCIMER-LASER CRYSTALLIZATION; HIGHER HARMONIC-GENERATION; POLYCRYSTALLINE; GLASS; CIRCUIT;
D O I
10.1109/TED.2009.2023021
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel approach to make high-performance CMOS at low temperatures. Fully functional devices are manufactured using back-end compatible substrate temperatures after the deposition of the amorphous-silicon starting material. The amorphous silicon is pretextured to control the location of grain boundaries. Green-laser annealing is employed for crystallization and dopant activation. A high activation level of As and B impurities is obtained. The main grain boundaries are found at predictable positions, allowing transistor definition away from these boundaries. The realized thin-film transistors (TFTs) exhibit high field-effect carrier mobilities of 405 cm(2)/V . s (NMOS) and 128 cm(2)/V . s (PMOS). CMOS inverters and fully functional 51-stage ring oscillators were fabricated in this process and characterized. The process can be employed for large-area TFT electronics as well as a functional stack layer in 3-D integration.
引用
收藏
页码:1637 / 1644
页数:8
相关论文
共 30 条
[11]  
DeWolf I, 1996, SEMICOND SCI TECH, V11, P139, DOI 10.1088/0268-1242/11/2/001
[12]   N-CHANNEL ION-IMPLANTED ENHANCEMENT-DEPLETION FET CIRCUIT AND FABRICATION TECHNOLOGY [J].
FORBES, L .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1973, SC 8 (03) :226-230
[13]   Three-dimensional thin-film-transistor silicon-oxide-nitride-oxide-silicon memory cell formed on large grain sized polysilicon films using nuclei induced solid phase crystallization [J].
Gu, S ;
Dunton, SV ;
Walker, AJ ;
Nallamothu, S ;
Chen, EH ;
Mahajani, M ;
Herner, SB ;
Eckert, VL ;
Hu, S ;
Konevecki, M ;
Petti, C ;
Radigan, S ;
Raghuram, U ;
Vyvoda, MA .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2005, 23 (05) :2184-2188
[14]   Poly-Si TFT fabricated at 150 °C using ICP-CVD and excimer laser annealing [J].
Han, SM ;
Lee, MC ;
Shin, MY ;
Park, JH ;
Han, MK .
PROCEEDINGS OF THE IEEE, 2005, 93 (07) :1297-1305
[15]   Selective single-crystalline-silicon growth at the pre-defined active region of a thin film transistor on glass by using continuous wave laser irradiation [J].
Hara, A ;
Yoshino, K ;
Takeuchi, F ;
Sasaki, N .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2003, 42 (01) :23-27
[16]   High-performance polycrystalline silicon thin film transistors on non-alkali glass produced using continuous wave laser lateral crystallization [J].
Hara, A ;
Takeuchi, F ;
Takei, M ;
Suga, K ;
Yoshino, K ;
Chida, M ;
Sano, Y ;
Sasaki, N .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2002, 41 (3B) :L311-L313
[17]   HIGHER HARMONIC-GENERATION IN CMOS/SOS RING OSCILLATORS - COMMENT [J].
HOUSTON, TW .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1983, 30 (08) :958-958
[18]  
KAMINS T, 1998, POLYCRYSTALLINE SILI, P230
[19]   A poly-Si TFT fabricated by excimer laser recrystallization on floating active structure [J].
Kim, CH ;
Song, IH ;
Nam, WJ ;
Han, MK .
IEEE ELECTRON DEVICE LETTERS, 2002, 23 (06) :315-317
[20]   Thin-film transistor and ultra-large scale integrated circuit: Competition or collaboration [J].
Kuo, Yue .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (03) :1845-1852