Low-Temperature Fabricated TFTs on Polysilicon Stripes

被引:14
作者
Brunets, Ihor [1 ]
Holleman, Jisk [1 ]
Kovalgin, Alexey Y. [1 ]
Boogaard, Arjen [1 ]
Schmitz, Jurriaan [1 ]
机构
[1] Univ Twente, MESA Inst Nanotechnol, Chair Semicond Components, NL-7500 AE Enschede, Netherlands
关键词
Above integrated circuit (IC); grain boundary; laser annealing; polycrystalline silicon; thin-film transistor (TFT); 3-D integration; THIN-FILM-TRANSISTOR; EXCIMER-LASER CRYSTALLIZATION; HIGHER HARMONIC-GENERATION; POLYCRYSTALLINE; GLASS; CIRCUIT;
D O I
10.1109/TED.2009.2023021
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel approach to make high-performance CMOS at low temperatures. Fully functional devices are manufactured using back-end compatible substrate temperatures after the deposition of the amorphous-silicon starting material. The amorphous silicon is pretextured to control the location of grain boundaries. Green-laser annealing is employed for crystallization and dopant activation. A high activation level of As and B impurities is obtained. The main grain boundaries are found at predictable positions, allowing transistor definition away from these boundaries. The realized thin-film transistors (TFTs) exhibit high field-effect carrier mobilities of 405 cm(2)/V . s (NMOS) and 128 cm(2)/V . s (PMOS). CMOS inverters and fully functional 51-stage ring oscillators were fabricated in this process and characterized. The process can be employed for large-area TFT electronics as well as a functional stack layer in 3-D integration.
引用
收藏
页码:1637 / 1644
页数:8
相关论文
共 30 条
[1]  
Akiyama S., 1983, International Electron Devices Meeting 1983. Technical Digest, P352
[2]  
[Anonymous], P SOI C
[3]   EBIC AND CONDUCTANCE MEASUREMENTS IN POLYCRYSTALLINE AND BICRYSTALLINE SILICON [J].
BARY, A ;
MERCEY, B ;
POULLAIN, G ;
CHERMANT, JL ;
NOUET, G .
REVUE DE PHYSIQUE APPLIQUEE, 1987, 22 (07) :597-601
[4]   Characterization of SiO2 films deposited at low temperature by means of remote ICPECVD [J].
Boogaard, A. ;
Kovalgin, A. Y. ;
Brunets, I. ;
Aarnink, A. A. I. ;
Holleman, J. ;
Wolters, R. A. M. ;
Schmitz, J. .
SURFACE & COATINGS TECHNOLOGY, 2007, 201 (22-23) :8976-8980
[5]   Net negative charge in low-temperature SiO2 gate dielectric layers [J].
Boogaard, A. ;
Kovalgin, A. Y. ;
Wolters, R. A. M. .
MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) :1707-1710
[6]   EXCIMER-LASER-ANNEALED POLY-SI THIN-FILM TRANSISTORS [J].
BROTHERTON, SD ;
MCCULLOCH, DJ ;
CLEGG, JB ;
GOWERS, JP .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (02) :407-413
[7]  
BRUNETS I, 2006, ECS T, V3, P185
[8]   Poly-Si stripe TFTs by Grain-Boundary Controlled Crystallization of Amorphous-Si [J].
Brunets, Ihor ;
Holleman, Jisk ;
Kovalgin, Alexey Y. ;
Schmitz, Jurriaan .
ESSDERC 2008: PROCEEDINGS OF THE 38TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2008, :87-90
[9]   High-performance poly-Si thin film transistors crystallized by excimer laser irradiation with a-Si spacer structure [J].
Chang, TK ;
Lin, CW ;
Tsai, CC ;
Lu, JH ;
Chen, BT ;
Cheng, HC .
ELECTROCHEMICAL AND SOLID STATE LETTERS, 2005, 8 (01) :G14-G16
[10]   Nature of grain boundaries in laser crystallized polycrystalline silicon thin films [J].
Christiansen, S ;
Lengsfeld, P ;
Krinke, J ;
Nerding, M ;
Nickel, NH ;
Strunk, HP .
JOURNAL OF APPLIED PHYSICS, 2001, 89 (10) :5348-5354