Embedded power supply for low-power DSP

被引:165
作者
Gutnik, V
Chandrakasan, AP
机构
[1] Massachusetts Institute of Technology, Cambridge
关键词
low-power DSP; variable supply voltage; workload averaging;
D O I
10.1109/92.645069
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The use of dynamically adjustable power supplies as a method to lower power dissipation in DSP is analyzed, Power can be reduced substantially without sacrificing performance in fixed-throughput applications by slowing the clock and lowering supply voltage instead of idling when computational workload varies. This can yield a typical power savings of 30-50%, If latency can be tolerated, buffering data and averaging processing rate can yield power reductions of an order of magnitude in some applications, Continuous variation of the supply voltage can be approximated by very crude quantization and dithering: a four-level controller is sufficient to get within a few percent of the optimal power savings, Significant savings are possible only if the voltage can be changed on the same time scale as the variations in workload, A chip has been fabricated and tested to verify the closed-loop functionality of a variable voltage system. The controller takes only 0.4 mm(2) and draws a maximum of 1 mW at 2 V with a 40 MHz clock, The control framework developed is applicable to generic DSP applications.
引用
收藏
页码:425 / 435
页数:11
相关论文
共 11 条
[1]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[2]  
Cover T. M., 2005, ELEM INF THEORY, DOI 10.1002/047174882X
[3]  
Drake A. W., 1988, FUNDAMENTALS APPL PR
[4]  
GUTNIK V, 1996, THESIS MIT CAMBRIDGE
[5]  
LEE W, 1997, ISSCC, P92
[6]  
LUDWIG J, 1996, IEEE J SOLID STA MAR, P395
[7]  
MACKEN P, 1990, IEEE INT SOL STAT CI, P238
[8]  
Nielsen L. S., 1994, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, V2, P391, DOI 10.1109/92.335008
[9]  
STRATAKOS A, 1994, P PESC
[10]  
VONKAENEL V, 1994, IEEE S LOW POW EL SA, P78