An 80-Gbit/s 1:2 demultiplexer in 10-based HEMT technology

被引:2
|
作者
Nakasha, Y [1 ]
Suzuki, T [1 ]
Kano, H [1 ]
Kawano, Y [1 ]
Takahashi, T [1 ]
Makiyama, K [1 ]
Hirose, T [1 ]
Takikawa, M [1 ]
机构
[1] Fujitsu Labs Ltd, Atsugi, Kanagawa 2430197, Japan
关键词
communication systems; demultiplexing; HEMT; Indium; jitter; phosphorus;
D O I
10.1109/RFIC.2004.1320609
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present an 80-Gbit/s 1:2 demultiplexer (DEMUX) that was fabricated using a 0.1-mum-gate-length InP-based HEMT technology. A data input buffer with a common-gate amplifier in front has been employed so as to achieve a low return loss over wide frequency range and to suppress signal distortion, which is mainly caused by multiple reflections between a DEMUX chip and a signal source. A DEMUX core consisting of a D-type flip-flop (FF) and a tri-stage FF assures the edge alignment of two channels of deserialized signals. The 1:2 DEMUX operated at up to 80 Gbit/s, which was limited by our measurement equipment. At that bit-rate, the input sensitivity and clock phase margin estimated from monitoring eye-openings were about 100 mVp-p and 160 degrees, respectively. The skew of the two output signals was only 2 ps.
引用
收藏
页码:321 / 324
页数:4
相关论文
共 50 条
  • [21] Design of low-power 10 Gbit/s 1:4 demultiplexer in 0.18 μm CMOS
    Pan, Min
    Feng, Jun
    Dongnan Daxue Xuebao (Ziran Kexue Ban)/Journal of Southeast University (Natural Science Edition), 2013, 43 (02): : 274 - 278
  • [22] Over-100-gb/s 1:2 demultiplexer based on InPHBT technology
    Suzuki, Yasuyuki
    Mamada, Masayuki
    Yamazaki, Zin
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (11) : 2594 - 2599
  • [23] Generation and detection of 80-Gbit/s return-to-zero differential phase-shift keying signals
    Möller, L
    Su, YK
    Xie, CJ
    Liu, X
    Leuthold, J
    Gill, D
    Wei, X
    OPTICS LETTERS, 2003, 28 (24) : 2461 - 2463
  • [24] RHiNET-3/SW: an 80-Gbit/s high-speed network switch for distributed parallel computing
    Nishimura, S
    Kudoh, T
    Nishi, H
    Yamamoto, J
    Ueno, R
    Harasawa, K
    Fukuda, S
    Shikichi, Y
    Akutsu, S
    Tasho, K
    Amano, H
    HOT INTERCONNECTS 9, 2001, : 119 - 123
  • [25] A spectrum-efficient 80-Gbit/s DPSK transmitter using phase interleaving technology without optical-time or polarization-division multiplexing
    Lu, Guo-Wei
    Miyazaki, Tetsuya
    2007 DIGEST OF THE LEOS SUMMER TOPICAL MEETINGS, 2007, : 254 - 255
  • [26] 1-4 DEMULTIPLEXER ARCHITECTURE FOR GBIT/S LIGHTWAVE SYSTEMS
    RUNGE, K
    ELECTRONICS LETTERS, 1991, 27 (09) : 753 - 755
  • [27] SILICON BIPOLAR 1/16-DEMULTIPLEXER FOR 10 GBIT/S FIBER OPTIC COMMUNICATION-SYSTEM
    LAO, ZH
    LANGMANN, U
    ALBERS, JN
    SCHLAG, E
    CLAWIN, D
    ELECTRONICS LETTERS, 1994, 30 (15) : 1214 - 1216
  • [28] 27 GBIT/S ALGAAS GAAS HBT 1-2 REGENERATING DEMULTIPLEXER IC
    RUNGE, K
    GIMLETT, JL
    NUBLING, RB
    WANG, KC
    CHANG, MF
    PIERSON, RL
    ASBECK, PM
    ELECTRONICS LETTERS, 1991, 27 (25) : 2389 - 2391
  • [29] An efficient Design of 1:2 Demultiplexer Based on QCA technology
    Gassoumi, Ismail
    Touil, Lamjed
    Mtibaa, Abdellatif
    PROCEEDINGS OF THE 2022 5TH INTERNATIONAL CONFERENCE ON ADVANCED SYSTEMS AND EMERGENT TECHNOLOGIES IC_ASET'2022), 2022, : 39 - 43
  • [30] 10 GBIT/S MONOLITHIC INTEGRATED BIPOLAR DEMULTIPLEXER FOR OPTICAL-FIBRE TRANSMISSION-SYSTEMS FABRICATED IN BICMOS TECHNOLOGY
    HAUENSCHILD, J
    REIN, HM
    WEGER, P
    KLOSE, H
    ELECTRONICS LETTERS, 1989, 25 (12) : 782 - 783