An 80-Gbit/s 1:2 demultiplexer in 10-based HEMT technology

被引:2
|
作者
Nakasha, Y [1 ]
Suzuki, T [1 ]
Kano, H [1 ]
Kawano, Y [1 ]
Takahashi, T [1 ]
Makiyama, K [1 ]
Hirose, T [1 ]
Takikawa, M [1 ]
机构
[1] Fujitsu Labs Ltd, Atsugi, Kanagawa 2430197, Japan
关键词
communication systems; demultiplexing; HEMT; Indium; jitter; phosphorus;
D O I
10.1109/RFIC.2004.1320609
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present an 80-Gbit/s 1:2 demultiplexer (DEMUX) that was fabricated using a 0.1-mum-gate-length InP-based HEMT technology. A data input buffer with a common-gate amplifier in front has been employed so as to achieve a low return loss over wide frequency range and to suppress signal distortion, which is mainly caused by multiple reflections between a DEMUX chip and a signal source. A DEMUX core consisting of a D-type flip-flop (FF) and a tri-stage FF assures the edge alignment of two channels of deserialized signals. The 1:2 DEMUX operated at up to 80 Gbit/s, which was limited by our measurement equipment. At that bit-rate, the input sensitivity and clock phase margin estimated from monitoring eye-openings were about 100 mVp-p and 160 degrees, respectively. The skew of the two output signals was only 2 ps.
引用
收藏
页码:321 / 324
页数:4
相关论文
共 50 条
  • [1] Up to 80-Gbit/s operations of 1:4 demultiplexer IC with InPHBTs
    Sano, K
    Fukuyama, H
    Murata, K
    2005 IEEE CSIC SYMPOSIUM, TECHNICAL DIGEST, 2005, : 264 - 267
  • [2] An 80-Gbit/s multiplexer IC using InAlAs/InGaAs/InP HEMT's
    Otsuji, T
    Murata, K
    Enoki, T
    Umeda, Y
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (09) : 1321 - 1327
  • [3] A 50-Gbit/s 1:4 demultiplexer IC in InP-based HEMT technology
    Kano, H
    Suzuki, T
    Yamaura, S
    Nakasha, Y
    Sawada, K
    Takahashi, T
    Makiyama, K
    Hirose, T
    Watanabe, Y
    2002 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2002, : 75 - 78
  • [4] A 80-Gbit/s D-type flip-flop circuit using InPHEMT technology
    Suzuki, T
    Takahashi, T
    Hirose, T
    Takigawa, M
    GAAS IC SYMPOSIUM - 25TH ANNUAL TECHNICAL DIGEST 2003, 2003, : 165 - 168
  • [5] A 80-Gbit/s D-type flip-flop circuit using InPHEMT technology
    Suzuki, T
    Takahashi, T
    Hirose, T
    Takikawa, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (10) : 1706 - 1711
  • [6] Modeling and Analysis of an 80-Gbit/s SiGe HBT Electrooptic Modulator
    Neogi, Tuhin Guha
    Deng, Shengling
    Novak, Joseph
    Guo, Jong-Ru
    Clarke, Ryan
    LeRoy, Mitchell R.
    McDonald, John F.
    Huang, Zhaoran Rena
    IEEE PHOTONICS JOURNAL, 2011, 3 (01): : 42 - 56
  • [7] Extinction ratio enhanced 80-Gbit/s wavelength conversion based on optimization of spectrum filtering
    Huang, Xi
    Zhang, Yu
    Zhang, Yin
    Huang, Dexiu
    Zhang, Xinliang
    2009 14TH OPTOELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC 2009), 2009, : 40 - 41
  • [8] A study on 10-GHz clock signal extraction from 40-Gbit/s and 80-Gbit/s RZ optical signals
    Oro, Kyoichi
    Yamashita, Ikuo
    Seikai, Shigeyuki
    IEEJ Transactions on Electronics, Information and Systems, 2006, 126 (11) : 1290 - 1295
  • [9] Design and InPHEMT technology for ultra-high speed digital lCs with beyond 80-Gbit/s operation
    Suzuki, T
    Kawano, Y
    Nakasha, Y
    Takahashi, T
    Makiyama, K
    Hirose, T
    Takikawa, M
    2004 IEEE CSIC SYMPOSIUM, TECHNICAL DIGEST 2004: 26TH ANNIVERSARY: COMPOUNDING YOUR CHIPS IN MONTEREY, 2004, : 211 - 214
  • [10] An 80-Gbit/s multiplexer IC using InAlAs/InGaAs/InP HEMTs
    Otsuji, T
    Murata, K
    Enoki, T
    Umeda, Y
    GAAS IC SYMPOSIUM - 19TH ANNUAL, TECHNICAL DIGEST 1997, 1997, : 183 - 186