Existence of Single-Event Double-Node Upsets (SEDU) in Radiation-Hardened Latches for Sub-65nm CMOS Technologies

被引:1
作者
Hsiao, Sam M-H [1 ]
Wang, Lowry P-T [1 ]
Liang, Aaron C-W [1 ]
Wen, Charles H-P [1 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, ECE Dept, Hsinchu, Taiwan
来源
2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC) | 2022年
关键词
radiation hardened by design; soft error; doublenode; transients; double-node upsets; NM CMOS; CHARGE COLLECTION; DESIGN; SENSITIVITY; DEPENDENCE; BULK;
D O I
10.1109/ITC50671.2022.00020
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A single-event double-node upset (SEDU) may appear to result in an erroneous state of the storage element due to the scalability of transistor features. Therefore, SEDU must be well addressed from the perspective of circuit reliability, especially for safety-critical electronics. Some previous studies claimed to protect against SEDUs in 65-nm process technologies, but were not thoroughly verified. To better understand the technology-scaling impact, we re-examine SEDU in different advanced technologies (including 7-nm finFET, 45-nm bulk CMOS, and 65-nm bulk CMOS). An integrated multi-level framework is developed with the current-source modeling derived from the device-level TCAD simulation, combined with voltage calculation derived from the circuit-level SPICE simulation. To adequately capture the probability of errors occurring in the latch design under all possible scenarios, this paper also considers a variety of environmental factors, such as strike angles, temperature variation, and technology nodes. Also, three classical latch designs (i.e., TMR, DICE, and HLR) have been implemented in different technologies and well calibrated for experiments. According to experiment results, it is evident that SEDU is highly dependent on both the physical layout of the design as well as its design style. DICE is found to be the most susceptible to SEDU in all three manufacturing technologies, whereas TMR and HLR can be immune to SEDU in the 45-nm and 65-nm technologies due to a lack of sufficient charge to upset more than two nodes. It is, therefore, essential to consider both the physical layout and the manufacturing technology employed for ensuring the robustness of a radiation-hardened design against particle strikes.
引用
收藏
页码:128 / 136
页数:9
相关论文
共 26 条
  • [1] Directional sensitivity of single event upsets in 90 nm CMOS due to charge sharing
    Amusan, Oluwole A.
    Massengill, Lloyd W.
    Baze, Mark P.
    Bhuva, Bharat L.
    Witulski, Arthur F.
    DasGupta, Sandeepan
    Sternberg, Andrew L.
    Fleming, Patrick R.
    Heath, Christopher C.
    Alles, Michael L.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (06) : 2584 - 2589
  • [2] Charge collection and charge sharing in a 130 nm CMOS technology
    Amusan, Oluwole A.
    Witulski, Arthur F.
    Massengill, Lloyd W.
    Bhuva, Bharat L.
    Fleming, Patrick R.
    Alles, Michael L.
    Sternberg, Andrew L.
    Black, Jeffrey D.
    Schrimpf, Ronald D.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) : 3253 - 3258
  • [3] [Anonymous], 2011, ECSSQST6015C
  • [4] Angular Dependence of Single Event Sensitivity in Hardened Flip/Flop Designs
    Baze, M. P.
    Hughlock, Barrie
    Wert, J.
    Tostenrude, Joe
    Massengill, Lloyd
    Amusan, Oluwole
    Lacoe, Ronald
    Lilja, Klas
    Johnson, Mike
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (06) : 3295 - 3301
  • [5] Benedetto J., 2005, HARDENED ELECT RAD T
  • [6] HBD layout isolation techniques for multiple node charge collection mitigation
    Black, JD
    Sternberg, AL
    Alles, ML
    Witulski, AF
    Bhuva, BL
    Massengill, LW
    Benedetto, JM
    Baze, MP
    Wert, JL
    Hubert, MG
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2005, 52 (06) : 2536 - 2541
  • [7] Physics of Multiple-Node Charge Collection and Impacts on Single-Event Characterization and Soft Error Rate Prediction
    Black, Jeffrey D.
    Dodd, Paule E.
    Warren, Kevin M.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (03) : 1836 - 1851
  • [8] Upset hardened memory design for submicron CMOS technology
    Calin, T
    Nicolaidis, M
    Velazco, R
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) : 2874 - 2878
  • [9] A Layout-Based Soft Error Vulnerability Estimation Approach for Combinational Circuits Considering Single Event Multiple Transients (SEMTs)
    Cao, Xuebing
    Xiao, Liyi
    Li, Jie
    Zhang, Rongsheng
    Liu, Shanshan
    Wang, Jinxiang
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (06) : 1109 - 1122
  • [10] Temperature Dependence of Digital SET Pulse Width in Bulk and SOI Technologies
    Chen Shuming
    Liang Bin
    Liu Biwei
    Liu Zheng
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (06) : 2914 - 2920