Graphene and Thin-Film Semiconductor Heterojunction Transistors Integrated on Wafer Scale for Low-Power Electronics

被引:68
作者
Heo, Jinseong [1 ]
Byun, Kyung-Eun [1 ]
Lee, Jaeho [1 ]
Chung, Hyun-Jong [1 ]
Jeon, Sanghun [1 ]
Park, Seongjun [1 ]
Hwang, Sungwoo [1 ]
机构
[1] Samsung Elect Co, Samsung Adv Inst Technol, Yongin 446712, Gyeonggi Do, South Korea
关键词
Graphene; thin-film semiconductor; heterojunction transistor; wafer-scale integration; low-power electronics; TUNNELING TRANSISTOR; FIELD; HETEROSTRUCTURES; FABRICATION; DEVICE;
D O I
10.1021/nl403142v
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Graphene heterostructures in which graphene is combined with semiconductors or other layered 2D materials are of considerable interest, as a new class of electronic devices has been realized. Here we propose a technology platform based on graphene thin-film-semiconductor metal (GSM) junctions, which can be applied to large-scale and power-efficient electronics compatible with a variety of substrates. We demonstrate wafer-scale integration of vertical field-effect transistors (VFETs) based on graphene In-Ga-Zn-O (IGZO)-metal asymmetric junctions on a transparent 150 x 150 mm(2) glass. In this system, a triangular energy barrier between the graphene and metal is designed by selecting a metal with a proper work function. We obtain a maximum current on/off ratio (I-on/I-off) up to 106 with an average of 3010 over 2000 devices under ambient conditions. For low-power logic applications, an inverter that combines complementary n-type (IGZO) and p-type (Ge) devices is demonstrated to operate at a bias of only 0.5 V.
引用
收藏
页码:5967 / 5971
页数:5
相关论文
共 28 条
  • [1] [Anonymous], 2005, CRC Handbook of Chemistry and Physics, V85th
  • [2] [Anonymous], 2012, INT TECHNOLOGY ROADM
  • [3] Fabrication and characterization of low temperature (<450°C) grown p-Ge/n-Si photodetectors for silicon based photonics
    Bandaru, PR
    Sahni, S
    Yablonovitch, E
    Liu, J
    Kim, HJ
    Xie, YH
    [J]. MATERIALS SCIENCE AND ENGINEERING B-SOLID STATE MATERIALS FOR ADVANCED TECHNOLOGY, 2004, 113 (01): : 79 - 84
  • [4] A NEW 3-TERMINAL TUNNEL DEVICE
    BANERJEE, S
    RICHARDSON, W
    COLEMAN, J
    CHATTERJEE, A
    [J]. IEEE ELECTRON DEVICE LETTERS, 1987, 8 (08) : 347 - 349
  • [5] Gallium-indium-zinc-oxide-based thin-film transistors:: Influence of the source/drain material
    Barquinha, Pedro
    Vila, Anna M.
    Goncalves, Goncalo
    Martins, Rodrigo
    Morante, Joan R.
    Fortunato, Elvira
    Pereira, Luis
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (04) : 954 - 960
  • [6] Field-Effect Tunneling Transistor Based on Vertical Graphene Heterostructures
    Britnell, L.
    Gorbachev, R. V.
    Jalil, R.
    Belle, B. D.
    Schedin, F.
    Mishchenko, A.
    Georgiou, T.
    Katsnelson, M. I.
    Eaves, L.
    Morozov, S. V.
    Peres, N. M. R.
    Leist, J.
    Geim, A. K.
    Novoselov, K. S.
    Ponomarenko, L. A.
    [J]. SCIENCE, 2012, 335 (6071) : 947 - 950
  • [7] Oxide Semiconductor Thin-Film Transistors: A Review of Recent Advances
    Fortunato, E.
    Barquinha, P.
    Martins, R.
    [J]. ADVANCED MATERIALS, 2012, 24 (22) : 2945 - 2986
  • [8] Georgiou T, 2013, NAT NANOTECHNOL, V8, P100, DOI [10.1038/nnano.2012.224, 10.1038/NNANO.2012.224]
  • [9] A vertical MOS-gated Esaki tunneling transistor in silicon
    Hansch, W
    Fink, C
    Schulze, J
    Eisele, I
    [J]. THIN SOLID FILMS, 2000, 369 (1-2) : 387 - 389
  • [10] Nonmonotonic temperature dependent transport in graphene grown by chemical vapor deposition
    Heo, J.
    Chung, H. J.
    Lee, Sung-Hoon
    Yang, H.
    Seo, D. H.
    Shin, J. K.
    Chung, U-In
    Seo, S.
    Hwang, E. H.
    Das Sarma, S.
    [J]. PHYSICAL REVIEW B, 2011, 84 (03):