Improved first-order time-delay tanlock loop architectures

被引:14
|
作者
Al-Qutayri, Mahmoud A. [1 ]
Al-Araji, Saleh R.
Al-Moosa, Nawaf I.
机构
[1] Etisalat Univ Coll, Dept Elect Engn, Sharjah, U Arab Emirates
[2] Etisalat Univ Coll, Dept Commun Engn, Sharjah, U Arab Emirates
关键词
architecture; loop; performance; tanlock;
D O I
10.1109/TCSI.2006.880316
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a study of the performance of the first-order time-delay digital tanlock loop (TDTL). It proposes a I number of modified loop architectures that overcome some of the original TDTL design limitations. Simulation results indicate that the new architectures, which include delay switching, gain adaptation and a combination of both techniques, improve the TDTL performance in terms of acquisition speed, locking range and resilience to frequency disturbances. The first-order TDTL was also implemented on a field programmable gate array (FPGA). The real-time results from the FPGA implementation are in agreement with the ones obtained through simulation.
引用
收藏
页码:1896 / 1908
页数:13
相关论文
共 50 条
  • [1] Convergence behavior of the first-order time-delay digital tanlock loop
    Hussain, ZM
    IEEE COMMUNICATIONS LETTERS, 2002, 6 (07) : 291 - 293
  • [2] A time-delay digital tanlock loop
    Hussain, ZM
    Boashash, B
    Hassan-Ali, M
    Al-Araji, SR
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2001, 49 (08) : 1808 - 1815
  • [3] Performance evaluation of the time delay digital tanlock loop architectures
    Al-Ali, Omar Al-Kharji
    Anani, Nader
    Al-Qutayri, Mahmoud
    Al-Araji, Saleh
    Ponnapalli, Prasad
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (01) : 88 - 112
  • [4] BIFURCATION, CHAOS AND THEIR CONTROL IN A TIME-DELAY DIGITAL TANLOCK LOOP
    Banerjee, Tanmoy
    Paul, Bishwajit
    Sarkar, B. C.
    INTERNATIONAL JOURNAL OF BIFURCATION AND CHAOS, 2013, 23 (08):
  • [5] Wisdom PI control for first-order systems with time-delay
    Zeng Z.-Z.
    Liu W.-J.
    Kongzhi Lilun Yu Yingyong/Control Theory and Applications, 2019, 36 (08): : 1322 - 1328
  • [6] Reduced time-delay active disturbance rejection control for first-order systems with large time-delay
    Liu Y.
    Gao J.
    Zhong Y.
    Zhang L.
    Zhongnan Daxue Xuebao (Ziran Kexue Ban)/Journal of Central South University (Science and Technology), 2021, 52 (05): : 1493 - 1501
  • [7] Performance of the time-delay digital tanlock loop as PM demodulator in Gaussian noise
    Hussain, Zahir M.
    TENCON 2005 - 2005 IEEE REGION 10 CONFERENCE, VOLS 1-5, 2006, : 415 - 420
  • [8] The time-delay digital tanlock loop: performance analysis in additive Gaussian noise
    Hussain, ZM
    Boashash, B
    JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 2002, 339 (01): : 43 - 60
  • [9] Controller with time-delay to stabilize first-order processes with dead-time
    Medina-Dorantes, Francisco
    Villafuerte-Segura, Raul
    Aguirre-Hernandez, Baltazar
    CONTROL ENGINEERING AND APPLIED INFORMATICS, 2018, 20 (02): : 42 - 50
  • [10] LQR PI Controller Design for First-Order Time-Delay Systems
    Reddy, K. Harshavardhana
    Ramanathan, Prabhu
    Ramasamy, Sudha
    Sanjeevikumar, P.
    ADVANCES IN SYSTEMS, CONTROL AND AUTOMATION, 2018, 442 : 405 - 413