A 300 nW, 15 ppm/°C, 20 ppm/V CMOS Voltage Reference Circuit Consisting of Subthreshold MOSFETs

被引:288
作者
Ueno, Ken [1 ]
Hirose, Tetsuya [2 ]
Asai, Tetsuya [1 ]
Amemiya, Yoshihito [1 ]
机构
[1] Hokkaido Univ, Dept Elect Engn, Sapporo, Hokkaido 0600814, Japan
[2] Kobe Univ, Dept Elect & Elect Engn, Kobe, Hyogo 6578501, Japan
关键词
CMOS; voltage reference; ultra-low power; subthreshold; weak inversion; process variation; die-to-die variation; power-aware LSIs; SUB-1-V; SENSOR; IMPACT;
D O I
10.1109/JSSC.2009.2021922
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-power CMOS voltage reference was developed using a 0.35 mu m standard CMOS process technology. The device consists of MOSFET circuits operated in the subthreshold region and uses no resistors. It generates two voltages having opposite temperature coefficients and adds them to produce an output voltage with a near-zero temperature coefficient. The resulting voltage is equal to the extrapolated threshold voltage of a MOSFET at absolute zero temperature, which was about 745 mV for the MOSFETs we used. The temperature coefficient of the voltage was 7 ppm/degrees C at best and 15 ppm/degrees C on average, in a range from -20 to 80 degrees C. The line sensitivity was 20 ppm/V in a supply voltage range of 1.4-3 V, and the power supply rejection ratio (PSRR) was -45 dB at 100 Hz. The power dissipation was 0.3 mu W at 80 degrees C. The chip area was 0.05 mm(2). Our device would be suitable for use in subthreshold-operated, power-aware LSIs.
引用
收藏
页码:2047 / 2054
页数:8
相关论文
共 23 条
[1]   A CMOS bandgap reference circuit with sub-1-V operation [J].
Banba, H ;
Shiga, H ;
Umezawa, A ;
Miyaba, T ;
Tanzawa, T ;
Atsumi, S ;
Sakui, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :670-674
[2]   Impact of die-to-die and within-die parameter fluctuations on the maximum clock frequency distribution for gigascale integration [J].
Bowman, KA ;
Duvall, SG ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (02) :183-190
[3]   Next generation micro-power systems [J].
Chandrakasan, Anantha P. ;
Daly, Denis C. ;
Kwong, Joyce ;
Ramadass, Yogesh K. .
2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, :2-5
[4]   Low-power low-voltage reference using peaking current mirror circuit [J].
Cheng, MH ;
Wu, ZW .
ELECTRONICS LETTERS, 2005, 41 (10) :572-573
[5]   A sub-1-V, 10 ppm/°C, nanopower voltage reference generator [J].
De Vita, Giuseppe ;
Iannaccone, Giuseppe .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (07) :1536-1542
[6]   Mutual compensation of mobility and threshold voltage temperature effects with applications in CMOS circuits [J].
Filanovsky, IM ;
Allam, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2001, 48 (07) :876-884
[7]  
Fiorini P, 2008, PROC EUR SOLID-STATE, P4
[8]   TRANSLINEAR CIRCUITS - PROPOSED CLASSIFICATION [J].
GILBERT, B .
ELECTRONICS LETTERS, 1975, 11 (01) :14-16
[9]   A low-voltage low-power voltage reference based on subthreshold MOSFETs [J].
Giustolisi, G ;
Palumbo, G ;
Criscione, M ;
Cutrì, F .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (01) :151-154
[10]  
Hastings A., 2001, The Art of Analog Layout, Vfirst