共 50 条
- [3] Binarized Convolutional Neural Networks with Separable Filters for Efficient Hardware Acceleration 2017 IEEE CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION WORKSHOPS (CVPRW), 2017, : 344 - 352
- [4] Compressing Sparse Ternary Weight Convolutional Neural Networks for Efficient Hardware Acceleration 2019 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2019,
- [6] Design of Convolutional Neural Networks Hardware Acceleration Based on FPGA Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2019, 41 (11): : 2599 - 2605
- [7] Hardware Acceleration Design of Convolutional Neural Networks Based on FPGA 2024 9TH INTERNATIONAL CONFERENCE ON ELECTRONIC TECHNOLOGY AND INFORMATION SCIENCE, ICETIS 2024, 2024, : 11 - 15
- [8] A Configurable and Versatile Architecture for Low Power, Energy Efficient Hardware Acceleration of Convolutional Neural Networks 2019 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2019,
- [9] Snowflake: An Efficient Hardware Accelerator for Convolutional Neural Networks 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2082 - 2085
- [10] An Efficient Reconfigurable Hardware Accelerator for Convolutional Neural Networks 2017 FIFTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS, AND COMPUTERS, 2017, : 1337 - 1341