Digital Compatible Synthesis, Placement and Implementation of Mixed-Signal Time-Domain Computing

被引:16
|
作者
Chen, Zhengyu [1 ]
Zhou, Hai [1 ]
Gu, Jie [1 ]
机构
[1] Northwestern Univ, Dept Elect & Comp Engn, Evanston, IL 60208 USA
来源
PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC) | 2019年
关键词
D O I
10.1145/3316781.3317800
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Mixed-signal time-domain computing (TC) has recently drawn significant attention due to its high efficiency in applications such as machine learning accelerators. However, due to the nature of analog and mixed-signal design, there is a lack of a systematic flow of synthesis and place & route for time-domain circuits. This paper proposed a comprehensive design flow for TC. In the front-end, a variation-aware digital compatible synthesis flow is proposed. In the back-end, a placement technique using graph-based optimization engine is proposed to deal with the especially stringent matching requirement in TC. Simulation results show significant improvement over the prior analog placement methods. A 55nm test chip is used to demonstrate that the proposed design flow can meet the stringent timing matching target for TC with significant performance boost over conventional digital design.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] An LDPC Decoder With Time-Domain Analog and Digital Mixed-Signal Processing
    Miyashita, Daisuke
    Yamaki, Ryo
    Hashiyoshi, Kazunori
    Kobayashi, Hiroyuki
    Kousai, Shouhei
    Oowaki, Yukihito
    Unekawa, Yasuo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (01) : 73 - 83
  • [2] Accurate and Efficient PSD Computation in Mixed-Signal Circuits: A Time-Domain Approach
    Biggio, Matteo
    Bizzarri, Federico
    Brambilla, Angelo
    Storace, Marco
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (11) : 905 - 909
  • [3] A Neuromorphic Chip Optimized for Deep Learning and CMOS Technology With Time-Domain Analog and Digital Mixed-Signal Processing
    Miyashita, Daisuke
    Kousai, Shouhei
    Suzuki, Tomoya
    Deguchi, Jun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (10) : 2679 - 2689
  • [4] CMOS mixed-signal spiking neural network circuit using a time-domain digital-to-analog converter
    Uenohara, Seiji
    Aihara, Kazuyuki
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [5] High-Throughput Dynamic Time Warping Accelerator for Time-Series Classification With Pipelined Mixed-Signal Time-Domain Computing
    Chen, Zhengyu
    Gu, Jie
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (02) : 624 - 635
  • [6] A Field-Programmable Mixed-Signal IC with Time-Domain Configurable Analog Blocks
    Choi, Yunju
    Lee, Yoontaek
    Baek, Seung-Heon
    Lee, Sung-Joon
    Kim, Jaeha
    2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,
  • [7] A Mixed-signal Time-Domain Generative Adversarial Network Accelerator with Efficient Subthreshold Time Multiplier and Mixed-signal On-chip Training for Low Power Edge Devices
    Chen, Zhengyu
    Fu, Sihua
    Cao, Qiankai
    Gu, Jie
    2020 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2020,
  • [8] A 10.4pJ/b (32,8) LDPC Decoder with Time-Domain Analog and Digital Mixed-Signal Processing
    Miyashita, Daisuke
    Yamaki, Ryo
    Hashiyoshi, Kazunori
    Kobayashi, Hiroyuki
    Kousai, Shouhei
    Oowaki, Yukihito
    Unekawa, Yasuo
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 420 - +
  • [9] Mixed-signal focal-plane image processor employing time-domain computation architecture
    Ito, Kiyoto
    Shibata, Tadashi
    2007 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2007, : 23 - +
  • [10] CHIMERA: A Field-Programmable Mixed-Signal IC With Time-Domain Configurable Analog Blocks
    Choi, Yunju
    Lee, Yoontaek
    Baek, Seung-Heon
    Lee, Sung-Joon
    Kim, Jaeha
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (02) : 431 - 444