CAS-BUS: A test access mechanism and a toolbox environment for core-based system chip testing

被引:12
作者
Benabdenbi, M [1 ]
Maroufi, W [1 ]
Marzouki, M [1 ]
机构
[1] LIP6 Lab, F-75252 Paris 05, France
来源
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | 2002年 / 18卷 / 4-5期
关键词
SoC test control; test access mechanism; TAPed cores; P1500; wrappers; I/O bandwidth;
D O I
10.1023/A:1016597624753
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As System on a Chip (SoC) testing faces new challenges, some new test architectures must be developed. This paper describes a Test Access Mechanism (TAM) named CAS-BUS that solves some of the new problems the test industry has to deal with. This TAM is scalable, flexible and dynamically reconfigurable. The CAS-BUS architecture is compatible with the IEEE P1500 standard proposal in its current state of development, and is controlled by Boundary Scan features. This basic CAS-BUS architecture has been extended with two independent variants. The first extension has been designed in order to manage SoC made up with both wrapped cores and non wrapped cores with Boundray Scan features. The second deals with a test pin expansion method in order to solve the I/O bandwidth problem. The proposed solution is based on a new compression/decompression mechanism which provides significant results in case of non correlated test patterns processing. This solution avoids TAM performance degradation. These test architectures are based on the CAS-BUS TAM and allow trade-offs to optimize both test time and area overhead. A tool-box environment is provided, in order to automatically generate the needed component to build the chosen SoC test architecture.
引用
收藏
页码:455 / 473
页数:19
相关论文
共 27 条
[1]   Testing TAPed cores and wrapped cores with the same test access mechanism [J].
Benabdenbi, M ;
Maroufi, W ;
Marzouki, M .
DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, :150-155
[2]  
BENABDENBI M, 2000, IEEE DES AUT TEST EU, P141
[3]   Hierarchical test access architecture for embedded cores in an integrated circuit [J].
Bhattacharya, D .
16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, :8-14
[4]   Design of system-on-a-chip test access architectures under place-and-route and power constraints [J].
Chakrabarty, K .
37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, :432-437
[5]   Optimal test access architectures for system-on-a-chip [J].
Chakrabarty, K .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2001, 6 (01) :26-49
[6]  
DERVISOGLU B, 2000, 4 IEEE INT WORKSH TE
[7]  
FEIGE C, 1998, 2 IEEE INT WORKSH TE
[8]  
GOEL SK, 2001, IEEE INT WORKSH TEST
[9]  
*IEEE, P1500 IEEE
[10]   Test wrapper and test access mechanism co-optimization for system-on-chip [J].
Iyengar, V ;
Chakrabarty, K ;
Marinissen, EJ .
INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, :1023-1032