Structured Analog Circuit and Layout Design with Transistor Array

被引:3
|
作者
Yang, Bo [1 ]
Dong, Qing [2 ]
Li, Jing [1 ]
Nakatake, Shigetoshi [2 ]
机构
[1] Design Algorithm Lab Inc, Kitakyushu, Fukuoka 8080135, Japan
[2] Univ Kitakyushu, Kitakyushu, Fukuoka 8080135, Japan
关键词
transistor array; channel decomposition; structured analog design; manufacturability; VARIABILITY; PERFORMANCE; CONSTRAINTS; PLACEMENT;
D O I
10.1587/transfun.E96.A.2475
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a novel design method involving the stages from analog circuit design to layout synthesis in hope of suppressing the process-induced variations with a design style called transistor array. We manage to decompose the transistors into unified sub-transistors, and arrange the sub-transistors on a uniform placement grid so that a better post-CMP profile is expected to be achieved, and that the STI-stress is evened up to alleviate the process variations. However, since lack of direct theoretical support to the transistor decomposition, we analyze and evaluate the errors arising from the decomposition in both large and small signal analysis. A test chip with decomposed transistors on it confirmed our analysis and suggested that the errors are negligibly small and the design with transistor array is applicable. Based on this conclusion, a design flow with transistor array covering from circuit design to layout synthesis is proposed, and several design cases, including three common-source amplifiers, three two-stage OPAMPS and a nano-watt current reference, are implemented on a test chip with the proposed method, to demonstrate the feasibility of our idea. The measurement results from the chip confirmed that the designs with transistor array are successful, and the proposed method is applicable.
引用
收藏
页码:2475 / 2486
页数:12
相关论文
共 50 条
  • [1] Structured analog layout design
    Lampaert, K
    ANALOG CIRCUIT DESIGN: STRUCTURED MIXED-MODE DESIGN, MULTI-BIT SIGMA-DELTA CONVERTERS, SHORT RANGE RF CIRCUITS, 2002, : 115 - 132
  • [2] Structured Analog Circuit Design and MOS Transistor Decomposition for High Accuracy Applications
    Yang, Bo
    Dong, Qing
    Li, Jing
    Nakatake, Shigetoshi
    2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, : 721 - 728
  • [3] Density Optimization for Analog Layout Based on Transistor-Array
    Geng, Chao
    Liu, Bo
    Nakatake, Shigetoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2019, E102A (12) : 1720 - 1730
  • [4] An MOS transistor model for analog circuit design
    Cunha, AIA
    Schneider, MC
    Galup-Montoro, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (10) : 1510 - 1519
  • [5] DTA: Layout design tool for CMOS analog circuit
    Lai, YT
    Jiang, YC
    Kao, CC
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 537 - 540
  • [6] Automated Analog Circuit Design and Chip Layout Tool
    Farag, Fathi A.
    Ibrahim, Mohamed F.
    Shehata, Mohammed A.
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 482 - 485
  • [7] Circuit design, transistor sizing and wire layout of FPGA interconnect
    Betz, V
    Rose, J
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 171 - 174
  • [8] Evolutionary analog circuit design on a programmable analog multiplexer array
    Santini, CC
    Amaral, JFM
    Pacheco, MAC
    Vellasco, MM
    Szwarcman, MH
    2002 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2002, : 189 - 196
  • [9] Transistor Channel Decomposition for Structured Analog Layout, Manufacturability and Low-power Applications
    Dong, Qing
    Yang, Bo
    Chen, Gong
    Li, Jing
    Nakatake, Shigetoshi
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 656 - 662
  • [10] AUTOMATIC CIRCUIT AND LAYOUT DESIGN FOR MIXED ANALOG DIGITAL ASICS
    TRONTELJ, J
    TRONTELJ, L
    SLIVNIK, T
    PLETERSEK, T
    SHENTON, G
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 475 - 478