Digital background and blind calibration for clock skew error in time-interleaved analog-to-digital converters

被引:3
作者
Camarero, D [1 ]
Naviner, JF [1 ]
Loumeau, P [1 ]
机构
[1] Ecole Natl Super Telecommun Bretagne, LTCI, CNRS UMR 5141, GET Lab, F-75634 Paris 13, France
来源
SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS | 2004年
关键词
time-interleaved; parallel ADC; clock skew; sample-time errors; adaptive filters; digital calibration;
D O I
10.1145/1016568.1016629
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper deals with the problem of clock skew errors in time-interleaved analog-to-digital converters. Deterministic sample-time errors between time-interleaved channels generate nonlinear distortion and degrade SFDR. We propose a fully digital calibration method that uses, on the one hand, adaptive FIR filters to reconstruct a correctly sampled signal and, on the other hand, a new blind clock skew detection algorithm that guides the adaptive filters. This calibration method applies to any number of parallel channels in a time-interleaved architecture. Here we show theoretical analysis and simulation results for 4 channels case. It is concluded that the calibration technique can greatly attenuate the spurs and improve the SNDR.
引用
收藏
页码:228 / 232
页数:5
相关论文
共 10 条
[1]   TIME INTERLEAVED CONVERTER ARRAYS [J].
BLACK, WC ;
HODGES, DA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) :1022-1029
[2]  
Dyer K, 1998, ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, P13, DOI 10.1109/ISCAS.1998.704123
[3]   A 10-b 120-Msample/s time-interleaved analog-to-digital converter with digital background calibration [J].
Jamal, SM ;
Fu, DH ;
Chang, NCJ ;
Hurst, PJ ;
Lewis, SH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) :1618-1627
[4]   DIGITAL SPECTRA OF NONUNIFORMLY SAMPLED SIGNALS - FUNDAMENTALS AND HIGH-SPEED WAVEFORM DIGITIZERS [J].
JENQ, YC .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1988, 37 (02) :245-251
[6]   Perfect reconstruction of digital spectrum from nonuniformly sampled signals [J].
Jenq, YC .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1997, 46 (03) :649-652
[7]   A digital-background calibration technique for minimizing timing-error effects in time-interleaved ADC's [J].
Jin, HW ;
Lee, EKF .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (07) :603-613
[8]   Reconstruction of nonuniformly sampled bandlimited signals by means of digital fractional delay filters [J].
Johansson, H ;
Löwenborg, P .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2002, 50 (11) :2757-2767
[9]   A 1-GHZ 6-BIT ADC SYSTEM [J].
POULTON, K ;
CORCORAN, JJ ;
HORNAK, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) :962-970
[10]  
VELAZQUEZ SR, 1997, THESIS MIT