Digital background and blind calibration for clock skew error in time-interleaved analog-to-digital converters

被引:3
作者
Camarero, D [1 ]
Naviner, JF [1 ]
Loumeau, P [1 ]
机构
[1] Ecole Natl Super Telecommun Bretagne, LTCI, CNRS UMR 5141, GET Lab, F-75634 Paris 13, France
来源
SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS | 2004年
关键词
time-interleaved; parallel ADC; clock skew; sample-time errors; adaptive filters; digital calibration;
D O I
10.1145/1016568.1016629
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper deals with the problem of clock skew errors in time-interleaved analog-to-digital converters. Deterministic sample-time errors between time-interleaved channels generate nonlinear distortion and degrade SFDR. We propose a fully digital calibration method that uses, on the one hand, adaptive FIR filters to reconstruct a correctly sampled signal and, on the other hand, a new blind clock skew detection algorithm that guides the adaptive filters. This calibration method applies to any number of parallel channels in a time-interleaved architecture. Here we show theoretical analysis and simulation results for 4 channels case. It is concluded that the calibration technique can greatly attenuate the spurs and improve the SNDR.
引用
收藏
页码:228 / 232
页数:5
相关论文
共 10 条