A Novel Algorithmic Approach to Aid Post-Silicon Delay Measurement and Clock Tuning

被引:6
作者
Lak, Zahra [1 ]
Nicolici, Nicola [1 ]
机构
[1] McMaster Univ, Dept Elect & Comp Engn, Hamilton, ON L8S 4K1, Canada
关键词
Post-silicon clock tuning; Clock Vernier Devices (CVDs); CVD insertion; CVD configuration; speedpaths;
D O I
10.1109/TC.2012.275
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The number of speedpaths in modern high-performance designs is in the range of millions and, due to unmodelled electrical effects, they are difficult to be measured accurately before the first silicon samples are available. As a consequence, clock tuning elements are employed to aid the post-silicon clock tuning. However, as the number of these elements continues to grow, it becomes increasingly difficult to determine their configurations in a compute effective manner. In this paper we describe a novel exact algorithm for post-silicon clock tuning, which employs smart pruning techniques that exploit the characteristics of the clock tuning buffers.
引用
收藏
页码:1074 / 1084
页数:11
相关论文
共 24 条
[1]  
[Anonymous], P IEEE INT C COMP AI
[2]  
[Anonymous], P DES AUT C
[3]  
BRGLEZ F, 1989, 1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, P1929, DOI 10.1109/ISCAS.1989.100747
[4]   A clock-tuning circuit for system-on-chip [J].
Elboim, Y ;
Kolodny, A ;
Ginosar, R .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (04) :616-626
[5]   CLOCK SKEW OPTIMIZATION [J].
FISHBURN, JP .
IEEE TRANSACTIONS ON COMPUTERS, 1990, 39 (07) :945-951
[6]   The crazy mixed up world of silicon debug [J].
Josephson, D ;
Gottlieb, B .
PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, :665-670
[7]   Debug methodology for the McKinley processor [J].
Josephson, DD ;
Poehlman, S ;
Govan, V .
INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, :451-460
[8]   Silicon speedpath measurement and feedback into EDA flows [J].
Killpack, Kip ;
Kashyap, Chandramouli ;
Chiprout, Eli .
2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, :390-+
[9]   A New Algorithm for Post-Silicon Clock Measurement and Tuning [J].
Lak, Zahra ;
Nicolici, Nicola .
2011 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2011, :53-59
[10]   On silicon-based speed path identification [J].
Lee, L ;
Wang, LC ;
Parvathala, P ;
Mak, TM .
23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, :35-41