Hybrid Circuit and Algorithmic Timing Error Correction for Low-Power Robust DSP Accelerators

被引:0
|
作者
Whatmough, Paul N. [1 ]
Das, Shidhartha [1 ]
Bull, David M. [1 ]
机构
[1] ARM Ltd, Cambridge, England
来源
PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC) | 2013年
关键词
Razor; Time borrowing; Timing Errors; DSP; FIR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Datapath accelerators are a key performance enabler for many digital signal processing systems. Razor provides a means to improve the performance and power efficiency of DSP accelerators by minimizing static guardbands. Unlike with Razor CPU implementations, recovery can be achieved without the complexity and intrusiveness of checkpoint and replay schemes. We demonstrate two recovery approaches, (1) a circuit-level technique that makes use of a small time borrowing window to efficiently correct marginal timing errors, and (2) an approximate error correction scheme to minimize error magnitude of large timing errors using an interpolation-based approach. Both techniques are demonstrated in a 65nm CMOS testchip. Measurement results show a 37% improvement in energy efficiency at 1GS/s using Razor, compared to a margined baseline on the same silicon. The proposed error detection and correction system is shown to maintain a 10% margin to account for fast-moving supply voltage noise.
引用
收藏
页码:29 / 32
页数:4
相关论文
共 50 条
  • [1] Circuit-Level Timing Error Tolerance for Low-Power DSP Filters and Transforms
    Whatmough, Paul N.
    Das, Shidhartha
    Bull, David M.
    Darwazeh, Izzat
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (06) : 989 - 999
  • [2] A Low-Power Timing-Error-Tolerant Circuit by Controlling a Clock
    Yang, Isaak
    Cho, Kwang-Hyun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (03) : 512 - 518
  • [3] Razor: Circuit-level correction of timing errors for low-power operation
    Ernst, D
    Das, S
    Lee, S
    Blaauw, D
    Austin, T
    Mudge, T
    Kim, NS
    Flautner, K
    IEEE MICRO, 2004, 24 (06) : 10 - 20
  • [4] A Robust Test Architecture for Low-Power AI Accelerators
    Lee, Hayoung
    Lee, Juyong
    Kang, Sungho
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2025, 44 (04) : 1581 - 1594
  • [5] Timing circuit created with low-power needs
    不详
    INTECH, 2000, 47 (03) : 20 - 20
  • [6] Enabling Timing Error Resilience for Low-Power Systolic-Array Based Deep Learning Accelerators
    Zhang, Jeff
    Ghodsi, Zahra
    Garg, Siddharth
    Rangineni, Kartheek
    IEEE DESIGN & TEST, 2020, 37 (02) : 93 - 102
  • [7] LOW-POWER ERROR CORRECTION ARCHITECTURE FOR SPACE
    MAIER, RJ
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1983, 30 (06) : 4333 - 4338
  • [8] Timing Error Performance Analysis For Low Power Dsp Filters
    Krishnammal, V. P.
    Vijayakumari, V.
    2017 INTERNATIONAL CONFERENCE ON I-SMAC (IOT IN SOCIAL, MOBILE, ANALYTICS AND CLOUD) (I-SMAC), 2017, : 811 - 815
  • [9] Low-Power Approximate Logarithmic Squaring Circuit Design for DSP Applications
    Ansari, Mohammad Saeed
    Cockburn, Bruce F.
    Han, Jie
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2022, 10 (01) : 500 - 506
  • [10] Robust motion estimation on a low-power multi-core DSP
    Igual, Francisco D.
    Botella, Guillermo
    Garcia, Carlos
    Prieto, Manuel
    Tirado, Francisco
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2013,