Expansible Network-on-Chip Architecture

被引:4
作者
Pedroso Pires, Ivan Luiz [1 ]
Zanata Alves, Marco Antonio [1 ]
Pessoa Albini, Luiz Carlos [1 ]
机构
[1] Fed Univ Parana UFPR, Dept Informat, Curitiba, Parana, Brazil
关键词
computer architecture; multiprocessor; interconnection; system-on-chip; reconfigurable architectures; wireless networks;
D O I
10.4316/AECE.2018.02008
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Interconnection has a great importance to provide a high bandwidth communication among parallel systems. On multi-core context, Network-on-Chip is the default intra-chip interconnection choice, providing low contention and high bandwidth between the processing elements. However, the communication outside the chip commonly uses high performance links which have the entire communication protocol stack overhead. This paper introduces the Expansible NoC concept and architecture, which is formed by wired and wireless NoC components in order to provide a low overhead interconnection for intra-chip and inter-chip communication. ENoC couples both networks with the same simplified protocol, enabling the transmission of parallel messages directly in the NoC level. The ability of identifying new communicant on-the-fly increases its flexibility, expanding the system boundaries every time a new system is connected. The ENoC inter-chip wireless link reaches short distances working at 60 GHz with Orthogonal Frequency Division Multiplexing with Quadrature Amplitude Modulation, enabling high bandwidth communication for systems inside a single cluster rack. Experimental evaluations were performed using the Noxim simulator executing computational fluid dynamics benchmark applications. Results show that the proposed architecture improves up to 38% the performance when compared to the newest related work.
引用
收藏
页码:61 / 68
页数:8
相关论文
共 50 条
[41]   Improving Functional Coverage of Network-On-Chip Using Differential Evolution [J].
Krishna, N. Vamshi ;
Tripathy, Rahul ;
Marripudi, Joshitha ;
Soumya, J. .
2023 18TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME, 2023, :369-372
[42]   Prototyping of a Network-on-Chip on spartan 3E FPGA [J].
Thang, Huynh Viet ;
Nam, Pham Ngoc .
2008 SECOND INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS, 2008, :24-+
[43]   FTNoCSim: A new Simulation platform for Evaluating Network-on-Chip Reliability [J].
Kadri, Nassima ;
Yahiaoui, Ala Eddine ;
Kandi, Mohamed Mehdi ;
Koudil, Mouloud .
2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, :421-424
[44]   ISO/OSI compliant network-on-chip implementation for CNN applications [J].
Malki, S ;
Hansson, A ;
Spaanenburg, L ;
Åkesson, B .
BIOENGINEERED AND BIOINSPIRED SYSTEMS II, 2005, 5839 :341-352
[45]   A Voting Approach for Adaptive Network-on-Chip Power-Gating [J].
Huang, Jiayi ;
Bhosekar, Shilpa ;
Boyapati, Rahul ;
Wang, Ningyuan ;
Hur, Byul ;
Yum, Ki Hwan ;
Kim, Eun Jung .
IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (11) :1962-1975
[46]   Throughput Considerations of Fault-Tolerant Routing in Network-on-Chip [J].
Rezazadeh, Arshin ;
Fathy, Mahmood .
CONTEMPORARY COMPUTING, PROCEEDINGS, 2009, 40 :81-92
[47]   A unified approach to constrained mapping and routing on network-on-chip architectures [J].
Hansson, A ;
Goossens, K ;
Radulescu, A .
2005 INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2005, :75-80
[48]   Routing Techniques in Network-On-Chip Based Multiprocessor-System-on-Chip for IOT: A Systematic Review [J].
Muhsen Y.R. ;
Husin N.A. ;
Zolkepli M.B. ;
Manshor N. ;
Al-Hchaimi A.A.J. ;
Albahri A.S. .
Iraqi Journal for Computer Science and Mathematics, 2024, 5 (01) :181-204
[49]   Runtime Techniques to Mitigate Soft Errors in Network-on-Chip (NoC) Architectures [J].
Boraten, Travis ;
Kodi, Avinash Karanth .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (03) :682-695
[50]   A Constructive Heuristic for Application Mapping onto Mesh Based Network-on-Chip [J].
Sahu, Pradip Kumar ;
Manna, Kanchan ;
Shah, Tapan ;
Chattopadhyay, Santanu .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (08)