Expansible Network-on-Chip Architecture

被引:4
作者
Pedroso Pires, Ivan Luiz [1 ]
Zanata Alves, Marco Antonio [1 ]
Pessoa Albini, Luiz Carlos [1 ]
机构
[1] Fed Univ Parana UFPR, Dept Informat, Curitiba, Parana, Brazil
关键词
computer architecture; multiprocessor; interconnection; system-on-chip; reconfigurable architectures; wireless networks;
D O I
10.4316/AECE.2018.02008
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Interconnection has a great importance to provide a high bandwidth communication among parallel systems. On multi-core context, Network-on-Chip is the default intra-chip interconnection choice, providing low contention and high bandwidth between the processing elements. However, the communication outside the chip commonly uses high performance links which have the entire communication protocol stack overhead. This paper introduces the Expansible NoC concept and architecture, which is formed by wired and wireless NoC components in order to provide a low overhead interconnection for intra-chip and inter-chip communication. ENoC couples both networks with the same simplified protocol, enabling the transmission of parallel messages directly in the NoC level. The ability of identifying new communicant on-the-fly increases its flexibility, expanding the system boundaries every time a new system is connected. The ENoC inter-chip wireless link reaches short distances working at 60 GHz with Orthogonal Frequency Division Multiplexing with Quadrature Amplitude Modulation, enabling high bandwidth communication for systems inside a single cluster rack. Experimental evaluations were performed using the Noxim simulator executing computational fluid dynamics benchmark applications. Results show that the proposed architecture improves up to 38% the performance when compared to the newest related work.
引用
收藏
页码:61 / 68
页数:8
相关论文
共 50 条
[21]   Network-on-Chip Implementation of Midimew-Connected Mesh Network [J].
Awal, Md Rabiul ;
Rahman, M. M. Hafizur .
2013 INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS AND TECHNOLOGIES (PDCAT), 2013, :265-271
[22]   Simulation of synchronous Network-on-chip router for System-on-chip communication [J].
Ilic, Marko R. ;
Petrovic, Vladimir Z. ;
Jovanovic, Goran S. .
2012 20TH TELECOMMUNICATIONS FORUM (TELFOR), 2012, :506-509
[23]   LBNoC: Design of Low-latency Router Architecture with Lookahead Bypass for Network-on-Chip Using FPGA [J].
Parane, Khyamling ;
Prasad, Prabhu B. M. ;
Talawar, Basavaraj .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (01)
[24]   Mapping a pipelined data path onto a network-on-chip [J].
Kubisch, Stephan ;
Cornelius, Claas ;
Hecht, Ronald ;
Timmermarm, Dirk .
2007 INTERNATIONAL SYMPOSIUM ON INDUSTRIAL EMBEDDED SYSTEMS, 2007, :178-185
[25]   An extended diagonal mesh topology for network-on-chip architectures [J].
Furhad, Md. Hasan ;
Kim, Jong-Myon .
International Journal of Multimedia and Ubiquitous Engineering, 2015, 10 (10) :197-210
[26]   Network-on-Chip Emulation Framework for Multimedia SoC Development [J].
Singla, Garbi ;
Tobajas, Felix ;
de Armas, Valentin .
VLSI CIRCUITS AND SYSTEMS VI, 2013, 8764
[27]   A Mesh-Connected Rings Topology for Network-on-Chip [J].
Liu Youyao ;
Han Jungang .
2012 13TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS, AND TECHNOLOGIES (PDCAT 2012), 2012, :719-724
[28]   Converting Interfaces on Application-specific Network-on-chip [J].
Han, Kyuseung ;
Lee, Jae-Jin ;
Lee, Woojoo .
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (04) :505-513
[29]   An Empirical Network-on-Chip Topology Design for Multicore Architectures [J].
Dongre, Sanskruti ;
Joshi, Amit .
2021 IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS, SMART AND GREEN TECHNOLOGIES (ICISSGT 2021), 2021, :87-92
[30]   A survey on application mapping strategies for Network-on-Chip design [J].
Sahu, Pradip Kumar ;
Chattopadhyay, Santanu .
JOURNAL OF SYSTEMS ARCHITECTURE, 2013, 59 (01) :60-76