A Cascaded Multi-level Inverter Topology with Improved Modulation Scheme

被引:16
作者
Odeh, Charles Ikechukwu [1 ]
机构
[1] Univ Nigeria, Dept Elect Engn, Nsukka 410, Nigeria
关键词
switching loss; pulse-width modulation; multi-level; inverter; H-bridge; SINGLE-PHASE; PWM INVERTER; CONVERTER;
D O I
10.1080/15325008.2014.890974
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article proposes a single-phase, cascaded multilevel inverter topology. Each of the cascaded unit cells is made up of a main inverting H-bridge leg and a level-clamping half-bridge circuit. The single-carrier, multilevel pulse-width modulation scheme is employed to generate gating signals fort he power switches. The modulation scheme is hybridized to enable the output voltage of the proposed inverter configuration, inherit the features of switching-loss reduction from fundamental pulse-width modulation, and good harmonic performance from multiple sinusoidal pulse-width modulation. A sequential switching scheme is embedded with the already employed hybrid modulation to overcome unequal switching losses among the power devices. A simple base pulse-width modulation circulation scheme is also introduced in this work to get resultant sequential switching hybrid pulse-width modulation circulation that balances power dissipation among the power modules. The proposed inverter configuration was subjected to a resistor-inductor load, and the respective numbers of output voltage level were synthesized. Fast Fourier transform (FFT) analyses of the output voltage waveforms were carried out. Analysis of the conduction power losses in the power semiconductor switches of the proposed inverter topology is given. Simulations and experiments are carried out on a 3.07-kW rated prototype of the proposed inverter for a resistor-inductor load.
引用
收藏
页码:768 / 777
页数:10
相关论文
共 21 条
[1]   Voltage-Sharing Converter to Supply Single-Phase Asymmetrical Four-Level Diode-Clamped Inverter With High Power Factor Loads [J].
Boora, Arash A. ;
Nami, Alireza ;
Zare, Firuz ;
Ghosh, Arindam ;
Blaabjerg, Frede .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2010, 25 (10) :2507-2520
[2]   Single-carrier sinusoidal PWM-equivalent selective harmonic elimination for a five-level voltage source converter [J].
Dahidah, Mohamed S. A. ;
Agelidis, Vassilios G. .
ELECTRIC POWER SYSTEMS RESEARCH, 2008, 78 (11) :1826-1836
[3]  
Holmes D. G., 2003, PULSE WIDTH MODULATI
[4]   Multidimensional Modulation Technique for Cascaded Multilevel Converters [J].
Ignacio Leon, Jose ;
Kouro, Samir ;
Vazquez, Sergio ;
Portillo, Ramon ;
Franquelo, Leopoldo G. ;
Manuel Carrasco, Juan ;
Rodriguez, Jose .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2011, 58 (02) :412-420
[5]   Voltage vector control of a hybrid three-stage 18-level inverter by vector decomposition [J].
Kadir, M. N. Abdul ;
Mekhilef, S. ;
Ping, H. W. .
IET POWER ELECTRONICS, 2010, 3 (04) :601-611
[6]   Cascaded multilevel inverter with regeneration capability and reduced number of switches [J].
Lezana, Pablo ;
Rodriguez, Jose ;
Oyarzun, Diego A. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2008, 55 (03) :1059-1066
[7]   Asymmetrical Cascade Multilevel Converters With Noninteger or Dynamically Changing DC Voltage Ratios: Concepts and Modulation Techniques [J].
Lu, Shuai ;
Mariethoz, Sebastien ;
Corzine, Keith A. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2010, 57 (07) :2411-2418
[8]   A Survey on Cascaded Multilevel Inverters [J].
Malinowski, Mariusz ;
Gopakumar, K. ;
Rodriguez, Jose ;
Perez, Marcelo A. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2010, 57 (07) :2197-2206
[9]   Hybrid multilevel power conversion system: A competitive solution for high-power applications [J].
Manjrekar, MD ;
Steimer, PK ;
Lipo, TA .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2000, 36 (03) :834-841
[10]   ANALYSIS OF ON-STATE LOSSES IN PWM INVERTERS [J].
MESTHA, LK ;
EVANS, PD .
IEE PROCEEDINGS-B ELECTRIC POWER APPLICATIONS, 1989, 136 (04) :189-195