Noise-immune Design of Schmitt Trigger Logic Gate using DTMOS for Sub-threshold Circuits

被引:0
|
作者
Kim, KyungSoo [1 ]
Nah, Wansoo [1 ]
Kim, So Young [1 ]
机构
[1] Sungkyunkwan Univ, Dept Semicond Display Engn, IC Design & Solut Lab, Suwon, South Korea
关键词
Schmitt Trigger; hysteresis; DTMOS; VTMOS; noise immunity; EMI; EMC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents several Schmitt trigger logic gates with enhanced noise immunity using variable threshold voltage technique for sub-threshold voltage operation. The proposed logic gates are based on buffer design using dynamic threshold voltage MOS (DTMOS) for low power operation (V-DD=0.4V). Our solution dramatically improves noise immunity of logic gates with much less switching power consumption and significant area reduction compared with CMOS Schmitt triggers at the expense of slight increase in delay. The proposed noise immune gate design scheme is verified with an example digital circuit.
引用
收藏
页码:83 / 88
页数:6
相关论文
共 50 条
  • [1] Design of Schmitt Trigger Logic Gates Using DTMOS for Enhanced Electromagnetic Immunity of Subthreshold Circuits
    Kim, Kyungsoo
    Kim, SoYoung
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2015, 57 (05) : 963 - 972
  • [2] Independently-Controlled-Gate FinFET Schmitt Trigger Sub-threshold SRAMs
    Hsieh, Chien-Yu
    Fan, Ming-Long
    Hu, Vita Pi-Ho
    Su, Pin
    Chuang, Ching-Te
    2010 IEEE INTERNATIONAL SOI CONFERENCE, 2010,
  • [3] Independently-Controlled-Gate FinFET Schmitt Trigger Sub-Threshold SRAMs
    Hsieh, Chien-Yu
    Fan, Ming-Long
    Hu, Vita Pi-Ho
    Su, Pin
    Chuang, Ching-Te
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (07) : 1201 - 1210
  • [4] High-Robust Sub-threshold Standard Cells Using Schmitt Trigger
    Zhang Yuejun
    Han Jinliang
    Zhang Huihong
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2021, 43 (06) : 1550 - 1558
  • [5] Robust ultra-low power sub-threshold DTMOS logic
    Soeleman, Hendrawan
    Roy, Kaushik
    Paul, Bipul
    Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 2000, : 25 - 30
  • [6] Robust ultra-low power sub-threshold DTMOS logic
    Soeleman, H
    Roy, K
    Paul, B
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 25 - 30
  • [7] Design and Analysis of a New Sub-Threshold DTMOS SRAM Cell Structure
    Soleimani-Amiri, Samaneh
    Afzali-Kusha, Ali
    Sammak, Ahmad
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 50 - 53
  • [8] Dual-Threshold Design of Sub-threshold Circuits
    Yao, Jia
    Agrawal, Vishwani D.
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [9] Design of Synchronous Sequential Circuits with Low Standby Sub-threshold Leakage-Power Using Back gate bias and Testability Logic
    Verma, Shivam
    Pandey, Reetu Raj
    2012 1ST INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2012,
  • [10] Sub-threshold Logic Circuit Design using Feedback Equalization
    Zangeneh, Mahmoud
    Joshi, Ajay
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,