Micronmesh for Fault-Tolerant GALS Multiprocessors on FPGA

被引:0
作者
Kariniemi, Heikki [1 ]
Nurmi, Jari [1 ]
机构
[1] Tampere Univ Technol, Dept Comp Syst, FIN-33101 Tampere, Finland
来源
2008 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS | 2008年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
System-on-Chip (SoC) circuits have evolved to single chip Multiprocessor systems. Due to increasing variance of process parameters, which produces synchronization problems on large SoCs, a Globally-Asynchronous Locally-Synchronous (GALS) design style must have been mobilized. In addition, the large VLSI circuits are also becoming more susceptible to transient and intermittent faults which can corrupt their operation. This paper presents a new Micronmesh Network-on-Chip (NoC) which is targeted to fault-tolerant communication of GALS Multiprocessor SoCs (MPSoC). It is fully synthesizable with current design tools and it can be used for prototyping MPSoCs on FPGA circuits. The Micronmesh incorporates a new improved Fault-Diagnosis-And-Repair (FDAR) system which is able to diagnose and repair also buffer memories in addition to wire connections while Fault-Tolerant DOR (FTDOR) routing is used for routing packets to their destinations around defected parts. Owing to the FDAR system and the FTDOR Micronmesh degrades gracefully as permanent faults appear and it is able to recover from transient and intermittent faults. The fault-tolerance of the Micronmesh is also improved by switch-to-switch (S2S) level retransmissions which reduce the number of end-to-end (E2E) level retransmissions that produce considerably higher latencies. These methods targeted at improving the fault-tolerance are also becoming necessary for improving the manufacturability of the circuits in the future.
引用
收藏
页码:57 / 64
页数:8
相关论文
共 16 条
  • [1] Online NoC switch fault detection and diagnosis using a high level fault model
    Alaghi, Armin
    Karimi, Naghmeh
    Sedghi, Mahshid
    Navabi, Zainalabedin
    [J]. DFT 2007: 22ND IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2007, : 21 - 29
  • [2] *ALT CORP, 2007, STRAT 3 DEV HDB, V1
  • [3] [Anonymous], 2006 IEEE DES DIAGN
  • [4] Duato J., 2003, INTERCONNECTION NETW
  • [5] Dumitras T, 2003, ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, P225, DOI 10.1109/ASPDAC.2003.1195021
  • [6] Crosstalk- and SEU-aware networks on chips
    Frantz, Arthur Pereira
    Cassel, Maico
    Kastensmidt, Fernanda Lima
    Cota, Erika
    Carro, Luigi
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (04): : 340 - 350
  • [7] GLASS CJ, 1992, ACM COMP AR, V20, P278, DOI 10.1145/146628.140384
  • [8] AEthereal network on chip: Concepts, architectures, and implementations
    Goossens, K
    Dielissen, J
    Radulescu, A
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (05): : 414 - 421
  • [9] Grecu C., 2006, Proceedings. 24th IEEE VLSI Test Symposium
  • [10] Testing network-on-chip communication fabrics
    Grecu, Cristian
    Ivanov, Andre
    Saleh, Resve
    Pande, Partha P.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (12) : 2201 - 2214