A Redundancy-Based Calibration Technique for High-Speed Digital-to-Analog Converters

被引:5
作者
Kim, Jintae [1 ]
Modjtahedi, Siamak [2 ]
Yang, Chih-Kong Ken [2 ]
机构
[1] Konkuk Univ, Dept Elect Engn, Seoul 143701, South Korea
[2] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
基金
新加坡国家研究基金会;
关键词
Calibration; current steering; digital-to-analog converter (DAC); redundancy; DAC;
D O I
10.1109/TVLSI.2014.2370042
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a highly digital calibration technique suitable for high-speed digital-to-analog converters (DACs). The proposed calibration method does not require an adjustment of on-chip analog voltages and can therefore be a favorable method in a deeply scaled nanometer process. The calibration utilizes that adding several redundant unit current cells to predetermined weight groups can be achieved with low hardware overhead, and choosing the best subset out of multitude of combinations leads to accuracy improvement. This paper proposes a two-step coarse-fine algorithm to choose the best subset for weight groups and analyzes the design tradeoff between the amount of redundancy and the expected yield via numerical simulations. To verify the proposed calibration method, a prototype 9-bit current-steering DAC has been implemented in 90-nm CMOS technology. The calibration algorithm is implemented as software to expedite the experiment. The measured results show that static linearity performance improves by 10.8x when the proposed calibration technique is applied. When running the DAC at 5-GS/s sampling speed, similar performance improvement has been observed, achieving peak signal-to-noise-distortion ratio of 54 dB at low frequency and 8-bit linearity when generating sinusoid up to 1 GHz.
引用
收藏
页码:2395 / 2407
页数:13
相关论文
共 21 条
  • [1] [Anonymous], 2014, AGILENT M8190 ARBITA
  • [2] Bechthum E, 2011, IEEE INT SYMP CIRC S, P2003
  • [3] A self-trimming 14-b 100-MS/s CMOS DAC
    Bugeja, AR
    Song, BS
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) : 1841 - 1852
  • [4] A 14-bit 130-MHZ cmos current-steering DAC with adjustable INL
    Chen, T
    Geens, P
    Van der Plas, G
    Dehaene, W
    Gielen, G
    [J]. ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 167 - 170
  • [5] A 14-bit 200-MHz current-steering DAC with switching-sequence post-adjustment calibration
    Chen, Tao
    Gielen, Georges G. E.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (11) : 2386 - 2394
  • [6] STATISTICAL DESIGN TECHNIQUES FOR D/A CONVERTERS
    CONROY, CSG
    LANE, WA
    MORAN, MA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (04) : 1118 - 1128
  • [7] Engel G., 2012, IEEE INT SOL STAT CI, P458, DOI DOI 10.1109/ISSCC.2012.6177089
  • [8] Jewett B., 2005, 2005 IEEE International Solid-State Circuits Conference (IEEE Cat. No. 05CH37636), P110
  • [9] Flexible-Assignment Calibration Technique for Mismatch-Constrained Digital-to-Analog Converters
    Kim, Jintae
    Modjtahedi, Siamak
    Yang, Chih-Kong Ken
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (09) : 1934 - 1944
  • [10] Radulov G, 2011, ANALOG CIRC SIG PROC, P3, DOI 10.1007/978-94-007-0347-6