Area-Delay-Power Efficient Carry-Select Adder

被引:70
作者
Mohanty, Basant Kumar [1 ]
Patel, Sujit Kumar [1 ]
机构
[1] Jaypee Univ Engn & Technol, Dept Elect & Commun Engn, Raghogarh 473226, India
关键词
Adder; arithmetic unit; low-power design;
D O I
10.1109/TCSII.2014.2319695
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, the logic operations involved in conventional carry select adder (CSLA) and binary to excess-1 converter (BEC)-based CSLA are analyzed to study the data dependence and to identify redundant logic operations. We have eliminated all the redundant logic operations present in the conventional CSLA and proposed a new logic formulation for CSLA. In the proposed scheme, the carry select (CS) operation is scheduled before the calculation of final-sum, which is different from the conventional approach. Bit patterns of two anticipating carry words (corresponding to c(in) = 0 and 1) and fixed c(in) bits are used for logic optimization of CS and generation units. An efficient CSLA design is obtained using optimized logic units. The proposed CSLA design involves significantly less area and delay than the recently proposed BEC-based CSLA. Due to the small carry-output delay, the proposed CSLA design is a good candidate for square-root (SQRT) CSLA. A theoretical estimate shows that the proposed SQRT-CSLA involves nearly 35% less area-delay-product (ADP) than the BEC-based SQRT-CSLA, which is best among the existing SQRT-CSLA designs, on average, for different bit-widths. The application-specified integrated circuit (ASIC) synthesis result shows that the BEC-based SQRT-CSLA design involves 48% more ADP and consumes 50% more energy than the proposed SQRT-CSLA, on average, for different bit-widths.
引用
收藏
页码:418 / 422
页数:5
相关论文
共 9 条
[1]  
[Anonymous], 2010, COMPUTER ARITHMETIC
[2]  
[Anonymous], VLSI DIGITAL SIGNAL
[3]  
Bedrij O. J., 1962, IRE Transactions on Electronic Computers, P340
[4]   Ultralow-power electronics for biomedical applications [J].
Chandrakasan, Anantha P. ;
Verma, Naveen ;
Daly, Denis C. .
ANNUAL REVIEW OF BIOMEDICAL ENGINEERING, 2008, 10 :247-274
[5]  
He YJ, 2005, IEEE INT SYMP CIRC S, P4082
[6]   64-bit carry-select adder with reduced area [J].
Kim, Y ;
Kim, LS .
ELECTRONICS LETTERS, 2001, 37 (10) :614-615
[7]  
Manju S., 2013, 2013 INT C EM TRENDS, P1
[8]   Low-Power and Area-Efficient Carry Select Adder [J].
Ramkumar, B. ;
Kittur, Harish M. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) :371-375
[9]  
Wey IC., 2012, P IMECS, V10, P1