Power and Variability Improvement of an Asynchronous Router using Stacking and Dual-Vth Approaches

被引:2
|
作者
Mirzaei, Mohammad [1 ]
Mosaffa, Mahdi [1 ]
Mohammadi, Siamak [1 ]
Trajkovic, Jelena [2 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran, Iran
[2] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ, Canada
来源
16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013) | 2013年
关键词
process and environment variation; router; low power; stacking; Dual-V-th; IMPACT;
D O I
10.1109/DSD.2013.41
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Below 45nm technology, process variation causes the occurrence of unpredictable characteristics in fabricated transistors. In this paper, a platform has been developed to examine Die-to-Die process and environment variations impacts on power and delay of network-on-chip routers. As a benchmark an asynchronous router will be considered. To reduce power, Power Delay Product (PDP) and variability of this router, three approaches, namely Suitable Sizing, Stacking and Dual-V-th are proposed. By using Suitable Sizing and applying Stacking approaches on input ports of a particular router configuration, power and PDP are reduced by 41.37% and 39.31%, respectively, for 3.63% delay increase only. Simultaneous use of Dual-V-th and Suitable Sizing approaches in one of the router configurations causes the reduction of power and PDP by 27.74% and 26.54%, respectively, for a delay overhead of 1.74%. Our proposed approaches reduce the router variability to some parameters variation such as V-dd, V-th, and PMOS and NMOS transistors length.
引用
收藏
页码:327 / 334
页数:8
相关论文
共 50 条