Power and Variability Improvement of an Asynchronous Router using Stacking and Dual-Vth Approaches

被引:2
|
作者
Mirzaei, Mohammad [1 ]
Mosaffa, Mahdi [1 ]
Mohammadi, Siamak [1 ]
Trajkovic, Jelena [2 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran, Iran
[2] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ, Canada
来源
16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013) | 2013年
关键词
process and environment variation; router; low power; stacking; Dual-V-th; IMPACT;
D O I
10.1109/DSD.2013.41
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Below 45nm technology, process variation causes the occurrence of unpredictable characteristics in fabricated transistors. In this paper, a platform has been developed to examine Die-to-Die process and environment variations impacts on power and delay of network-on-chip routers. As a benchmark an asynchronous router will be considered. To reduce power, Power Delay Product (PDP) and variability of this router, three approaches, namely Suitable Sizing, Stacking and Dual-V-th are proposed. By using Suitable Sizing and applying Stacking approaches on input ports of a particular router configuration, power and PDP are reduced by 41.37% and 39.31%, respectively, for 3.63% delay increase only. Simultaneous use of Dual-V-th and Suitable Sizing approaches in one of the router configurations causes the reduction of power and PDP by 27.74% and 26.54%, respectively, for a delay overhead of 1.74%. Our proposed approaches reduce the router variability to some parameters variation such as V-dd, V-th, and PMOS and NMOS transistors length.
引用
收藏
页码:327 / 334
页数:8
相关论文
共 50 条
  • [31] Analysis of Approaches to the Efficiency Improvement of Wireless Power Transmission Systems Using Low-Frequency Magnetic Fields
    Burlaka, V. V.
    Podnebennaya, S. K.
    Gulakov, S. V.
    2018 IEEE 38TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2018, : 572 - 575
  • [32] Power quality improvement using a dual unified power quality conditioner/uninterruptible power supply in three-phase four-wire systems
    Modesto, Rodrigo Augusto
    Oliveira da Silva, Sergio Augusto
    de Oliveira Junior, Azauri Albano
    IET POWER ELECTRONICS, 2015, 8 (09) : 1595 - 1605
  • [33] Linearity improvement of a dual-band Doherty power amplifier using E-CRLH transmission line
    Keshavarz, Rasool
    Mohammadi, Abbas
    Abdipour, Abdolali
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 131
  • [34] Mitigating power- and timing-based side-channel attacks using dual-spacer dual-rail delay-insensitive asynchronous logic
    Cilio, Washington
    Linder, Michael
    Porter, Chris
    Di, Jia
    Thompson, Dale R.
    Smith, Scott C.
    MICROELECTRONICS JOURNAL, 2013, 44 (03) : 258 - 269
  • [35] Stability Improvement of Pulse Power Supply With Dual-Inductance Active Storage Unit Using Hysteresis Current Control
    Yang, Ping
    Chen, Xi
    Chen, Rongqian
    Peng, Yusheng
    Wu, Songrong
    Xu, Jianping
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2021, 11 (01) : 111 - 120
  • [36] Power utilization efficiency improvement of distributed energy units in DC microgrids using primal-dual subgradient method
    Su, Zhipeng
    Wang, Hongbin
    Xu, Zhong
    Peng, Heping
    Liu, Zhixiong
    IET RENEWABLE POWER GENERATION, 2023, 17 (11) : 2779 - 2790
  • [37] Improvement of Power Added Efficiency and Linearity in Doherty Amplifier using Dual Bias Control and Photonic Band-Gap Structure
    Kim, Hyoungjun
    Seo, Chulhun
    2007 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2007, : 259 - 262
  • [38] Impedance matching and efficiency improvement of a dual-band wireless power transfer system using variable inductance and coupling method
    Fereshtian, Amir
    Ghalibafan, Javad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 116
  • [39] Power factor improvement of permanent-magnet linear vernier motor by using dual-inverter with hybrid discontinuous PWM
    Xu, Dezhi
    Zhao, Wenxiang
    Cheng, Yu
    Chen, Qian
    Xu, Liang
    IET POWER ELECTRONICS, 2019, 12 (13) : 3438 - 3446
  • [40] Implementation of Low-Power and High-Performance Asynchronous Dual-Rail Join Using Domino Logic Gates in 16-nm Technology
    Rezaei, Hossein
    Moghaddam, Soodeh Aghli
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 142 - 147