Power and Variability Improvement of an Asynchronous Router using Stacking and Dual-Vth Approaches

被引:2
|
作者
Mirzaei, Mohammad [1 ]
Mosaffa, Mahdi [1 ]
Mohammadi, Siamak [1 ]
Trajkovic, Jelena [2 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran, Iran
[2] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ, Canada
来源
16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013) | 2013年
关键词
process and environment variation; router; low power; stacking; Dual-V-th; IMPACT;
D O I
10.1109/DSD.2013.41
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Below 45nm technology, process variation causes the occurrence of unpredictable characteristics in fabricated transistors. In this paper, a platform has been developed to examine Die-to-Die process and environment variations impacts on power and delay of network-on-chip routers. As a benchmark an asynchronous router will be considered. To reduce power, Power Delay Product (PDP) and variability of this router, three approaches, namely Suitable Sizing, Stacking and Dual-V-th are proposed. By using Suitable Sizing and applying Stacking approaches on input ports of a particular router configuration, power and PDP are reduced by 41.37% and 39.31%, respectively, for 3.63% delay increase only. Simultaneous use of Dual-V-th and Suitable Sizing approaches in one of the router configurations causes the reduction of power and PDP by 27.74% and 26.54%, respectively, for a delay overhead of 1.74%. Our proposed approaches reduce the router variability to some parameters variation such as V-dd, V-th, and PMOS and NMOS transistors length.
引用
收藏
页码:327 / 334
页数:8
相关论文
共 50 条
  • [1] Probabilistic dual-Vth leakage optimization under variability
    Davoodi, A
    Srivastava, A
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 143 - 148
  • [2] Leakage power reduction by dual-Vth designs under probabilistic analysis of Vth variation
    Liu, M
    Wang, WS
    Orshansky, M
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 2 - 7
  • [3] Power minimization using simultaneous gate sizing, Dual-Vdd and Dual-Vth assignment
    Srivastava, A
    Sylvester, D
    Blaauw, D
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 783 - 787
  • [4] Low Power Scheduling in High-level Synthesis using Dual-Vth Library
    Ghandali, Samaneh
    Alizadeh, Bijan
    Navabi, Zainalabedin
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 502 - 506
  • [5] Statistical optimization of leakage power considering process variations using Dual-Vth and sizing
    Srivastava, A
    Sylvester, D
    Blaauw, D
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 773 - 778
  • [6] Leakage power reduction in dual-Vdd and dual-Vth designs through probabilistic analysis of Vth variation
    Oruganti, A
    Ranganathan, N
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 766 - 769
  • [7] Power minimization by simultaneous Dual-Vth assignment and gate-sizing
    Wei, LQ
    Roy, K
    Koh, CK
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 413 - 416
  • [8] Leakage power in optimization with dual-Vth library high-level synthesis
    Tang, XY
    Zhou, H
    Banerjee, P
    42nd Design Automation Conference, Proceedings 2005, 2005, : 202 - 207
  • [9] New dual-Vth assignment technique for design of low power CMOS adder
    Fakir, Kausar
    Mande, Sudhakar S.
    International Journal of Power Electronics, 2024, 20 (04) : 301 - 317
  • [10] Behavioral Level Dual-Vth Design for Reduced Leakage Power with Thermal Awareness
    Yu, Junbo
    Zhou, Qiang
    Qu, Gang
    Bian, Jinian
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1261 - 1266