PARSIM: A parallel trace-driven simulation facility for fast and accurate performance analysis studies

被引:1
作者
Nguyen, AT
Wellman, JD
Bose, P
机构
来源
1977 IEEE INTERNATIONAL PERFORMANCE, COMPUTING AND COMMUNICATIONS CONFERENCE | 1997年
关键词
D O I
10.1109/PCCC.1997.581530
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
One of the major impediments to pre-silicon performance analysis is the ever-increasing sizes of real workloads. This problem makes the use of trace-based simulation methods impractical in time-bound processor development projects. In this paper, we describe a simple method of speeding up trace-driven architectural simulation tools through the use of parallel processing. The PARSIM facility allows the processor performance team to accelerate their existing trace-driven simulation methodology, without having to modify the original trace generation and simulation tools. In achieving speed-up, it is important to ensure that there is no significant loss of accuracy, when compared to runs made on a uniprocessor workstation. PARSIM allows the user to retain accuracy, by automatically adding cache state warm-up preambles for each parallel trace chunk. It also offers built-in options to choose samples from each parallel trace chunk. PARSIM is currently implemented to work on an IBM SP-2 system. We report experimental results for selected benhmark workloads to demonstrate the practical use of this facility.
引用
收藏
页码:291 / 297
页数:7
相关论文
empty
未找到相关数据