Yield loss in lithographic patterning at the 65nm node and beyond

被引:0
|
作者
Monahan, KM [1 ]
Eichelberger, B [1 ]
Hankinson, M [1 ]
Robinson, J [1 ]
Slessor, M [1 ]
机构
[1] KLA Tencor Corp, Milpitas, CA 95035 USA
来源
DATA ANALYSIS AND MODELING FOR PROCESS CONTROL | 2004年 / 5378卷
关键词
ROI; pattern limited yield; yield models; hidden error; focus and dose monitors; spectroscopic ellipsometry; immersion lithography; shallow-trench isolation; gates and contacts;
D O I
10.1117/12.537349
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Parametric yield loss is an increasing fraction of total yield loss. Much of this originates in lithography in the form of pattern-limited yield. In particular, the ITRS has identified CD control at the 65nm technology node as a potential roadblock with no known solutions. At 65nm, shrinking design rules and narrowing process windows will become serious yield limiters. In high-volume production, corrections based on lot averages will have diminished correlation to device yield because APC systems will dramatically reduce error at the lot and wafer levels. As a result, cross-wafer and cross-field errors will dominate the systematic variation on 300mm wafers. Much of the yield loss will arise from hidden systematic variation, including intra-wafer dose and focus errors that occur during lithographic exposure. In addition, corollary systematic variation in the profiles of critical high-aspect-ratio structures will drive requirements for vertical process control. In this work, we model some of the potential yield losses and show how sensitive focus-exposure monitors and spectroscopic ellipsometry can be used to reduce the impact of hidden error on pattern limited yield, adding tens of millions of dollars in additional revenue per factory per year.
引用
收藏
页码:204 / 214
页数:11
相关论文
共 17 条
  • [1] Design and process limited yield at the 65nm node and beyond
    Monahan, K
    Trafas, B
    Design and Process Integration for Microelectronic Manufacturing III, 2005, 5756 : 230 - 239
  • [2] A new category of particles at 65nm technology and below
    Rathei, Dieter
    Neuber, Andreas
    2006 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP, 2006, : 380 - 382
  • [3] Lithographic performance comparison with various RET for 45-nm node with hyper NA
    Adachi, Takashi
    Inazuki, Yuichi
    Sutou, Takanori
    Kitahata, Yasuhisa
    Morikawa, Yasutaka
    Toyama, Nobuhito
    Mohri, Hiroshi
    Hayashi, Naoya
    PHOTOMASK AND NEXT GENERATION LITHOGRAPHY MASK TECHNOLOGY XIII, PTS 1 AND 2, 2006, 6283
  • [4] Progressive growth and hard defect disposition integrated system for 65nm and 45nm ArF immersion lithography
    Chua, Gek Soon
    Tan, Sia Kim
    Choi, Young Il
    Lee, Oi Yin
    Kim, Jeong Soo
    PHOTOMASK TECHNOLOGY 2007, PTS 1-3, 2007, 6730
  • [5] Double patterning overlay and CD budget for 32 nm technology node
    Iessi, Umberto
    Loi, Sara
    Salerno, Antonio
    Rigolli, Pierluigi
    De Chiara, Elio
    Turco, Catia
    Colombo, Roberto
    Polli, Marco
    Mani, Antonio
    OPTICAL MICROLITHOGRAPHY XXI, PTS 1-3, 2008, 6924
  • [6] Lithographic imaging-driven pattern edge placement errors at the 10-nm node
    Tyminski, Jacek K.
    Sakamoto, Julia A.
    Palmer, Shane R.
    Renwick, Stephen P.
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2016, 15 (02):
  • [7] Meeting critical gate linewidth control needs at the 65 nm node
    Mahorowala, Arpan
    Halle, Scott
    Gabor, Allen
    Chu, William
    Barbaret, Alexandra
    Samuels, Donald
    Abdo, Amr
    Tsou, Len
    Yan, Wendy
    Iseda, Seiji
    Patel, Kaushal
    Dirahoui, Bachir
    Nomura, Asuka
    Ahsan, Ishtiaq
    Azam, Faisal
    Berg, Gary
    Brendler, Andrew
    Zimmerman, Jeffrey
    Faure, Tom
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING IV, 2006, 6156
  • [8] An improved method for characterizing photoresist lithographic and defectivity performance for sub-20nm node lithography
    Amblard, Gilles
    Purdy, Sara
    Cooper, Ryan
    Hockaday, Marjory
    ADVANCES IN PATTERNING MATERIALS AND PROCESSES XXXIII, 2016, 9779
  • [9] Fundamental Investigation of Negative Tone Development (NTD) for the 22nm node (and beyond)
    Landie, Guillaume
    Xu, Yongan
    Burns, Sean
    Yoshimoto, Kenji
    Burkhardt, Martin
    Zhuang, Larry
    Petrillo, Karen
    Meiring, Jason
    Goldfarb, Dario
    Glodde, Martin
    Scaduto, Anthony
    Colburn, Matthew
    Desisto, Jason
    Bae, Young
    Reilly, Michael
    Andes, Cecily
    Vohra, Vaishali
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVIII, 2011, 7972
  • [10] The study of mask structure for 45nm node based on manufacturability and lithographic performance - art. no. 66071U
    Doh, Jong Gul
    Park, Cheol Hong
    Moon, Yong Seung
    Kim, Bo Hye
    Kwon, Sung Won
    Choi, Sun Young
    Kim, Sung Hyuck
    Kim, Seong Yoon
    Kim, Byung Gook
    Woo, Sang Gyun
    Cho, Han Ku
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XIV, PTS 1 AND 2, 2007, 6607 : U6071 - U6071