A Novel Power-Aware and High Performance Full Adder Cell for Ultra-Low Power Designs

被引:0
作者
Ramireddy, Gangadhar Reddy [1 ]
Ravindra, J. V. R. [1 ]
机构
[1] Vardhaman Coll Engn, C ARCL, Hyderabad, Andhra Pradesh, India
来源
2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014) | 2014年
关键词
LP XOR Gate; Logic Style; VLSI; LOGIC; CMOS;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The design of low power VLSI circuit is a challenging task at deep sub-micron technologies. Full adder is a basic key element of many arithmetic circuits like multiplexers, subtracters, dividers, etc... Since the technology is changing at a rapid pace, it is essential to develop and design new methodologies or circuits, which are going to reduce power consumption and worst case delay of circuits. In this regards, this paper is proposing a new circuit design for obtaining full adder functionality of 1-Bit. The proposed full adder is designed with 10-Transistors. The proposed 10-Transistor full adder uses two Low Power XOR gates and a two transistor multiplexer. All the designed circuits in this paper are captured and simulated using Virtuso Schematic Editor and Spectre simulator. These tools are part of Cadence Virtuoso Design Environment provided by Cadence Design Systems. Generic Process Design Kit(GPDK) 45nm technology file is used to get the transistor models. Pre-layout simulation results turn out that the proposed 10-Transistor full adder performance better.
引用
收藏
页码:1121 / 1126
页数:6
相关论文
共 50 条
  • [41] Ultra-Low Power Green Electronic Devices
    Yi, S. H.
    Chin, Albert
    [J]. PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 285 - 288
  • [42] A novel power efficient 12T full adder
    Mehra, Anu
    Bahukhandi, Aryam
    Kaur, Arshdeep
    Katyar, Sunali
    Khajuria, Siddharth
    Rajput, Sachin Kumar
    Gaur, Nidhi
    [J]. International Journal of Simulation: Systems, Science and Technology, 2014, 15 (05): : 44 - 48
  • [43] Ultra-Low Power 8-Transistor Modified Gate Diffusion Input Carbon Nano-Tube Field Effect Transistor Full Adder
    Tyagi, Priyanka
    Singh, Sanjay Kumar
    Dua, Piyush
    [J]. IETE JOURNAL OF RESEARCH, 2023, 69 (08) : 5518 - 5531
  • [44] A charge transfer-based high performance, ultra-low power CMOS charge pump for PLLs
    Schober, Susan Marya
    Choma, John, Jr.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (03) : 561 - 573
  • [45] A charge transfer-based high performance, ultra-low power CMOS charge pump for PLLs
    Susan Marya Schober
    John Choma
    [J]. Analog Integrated Circuits and Signal Processing, 2016, 89 : 561 - 573
  • [46] A HIGH-LEVEL TECHNIQUE FOR ESTIMATION AND OPTIMIZATION OF LEAKAGE POWER FOR FULL ADDER
    Shrivas, Jayram
    Akashe, Shyam
    Tiwari, Nitesh
    [J]. INTERNATIONAL JOURNAL OF NANOSCIENCE, 2013, 12 (02)
  • [47] Design and Analysis of Low Power and High Speed FinFET based Hybrid Full Adder/Subtractor Circuit (FHAS)
    Ramkumar, E.
    Gracin, D.
    Rajkamal, P.
    Bhuvana, B. P.
    Bhaaskaran, V. S. Kanchana
    [J]. 2020 6TH IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2020) (FORMERLY INIS), 2020, : 281 - 284
  • [48] High Speed, Low Power 8T Full Adder Cell with 45% Improvement in Threshold Loss Problem
    Sharma, Tripti
    Singh, B. P.
    Sharma, K. G.
    Arora, Neha
    [J]. RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 272 - +
  • [49] An Ultra-Low Power CMOS LNA for WPAN Applications
    Liu, Hang-Ji
    Zhang, Zhao-Feng
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (02) : 174 - 176
  • [50] Ultra-low Power SRAM Cells with Unconventional Sizing
    Al Kaabi, M.
    Al Ali, A.
    Al Janahi, H.
    Al Kendi, M.
    Tache, M.
    Beiu, V.
    [J]. 2014 IEEE 14TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2014, : 308 - 313