A Novel Power-Aware and High Performance Full Adder Cell for Ultra-Low Power Designs

被引:0
|
作者
Ramireddy, Gangadhar Reddy [1 ]
Ravindra, J. V. R. [1 ]
机构
[1] Vardhaman Coll Engn, C ARCL, Hyderabad, Andhra Pradesh, India
来源
2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014) | 2014年
关键词
LP XOR Gate; Logic Style; VLSI; LOGIC; CMOS;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The design of low power VLSI circuit is a challenging task at deep sub-micron technologies. Full adder is a basic key element of many arithmetic circuits like multiplexers, subtracters, dividers, etc... Since the technology is changing at a rapid pace, it is essential to develop and design new methodologies or circuits, which are going to reduce power consumption and worst case delay of circuits. In this regards, this paper is proposing a new circuit design for obtaining full adder functionality of 1-Bit. The proposed full adder is designed with 10-Transistors. The proposed 10-Transistor full adder uses two Low Power XOR gates and a two transistor multiplexer. All the designed circuits in this paper are captured and simulated using Virtuso Schematic Editor and Spectre simulator. These tools are part of Cadence Virtuoso Design Environment provided by Cadence Design Systems. Generic Process Design Kit(GPDK) 45nm technology file is used to get the transistor models. Pre-layout simulation results turn out that the proposed 10-Transistor full adder performance better.
引用
收藏
页码:1121 / 1126
页数:6
相关论文
共 50 条
  • [21] Investigating the 20T Hybrid Full Adder Design for Low Power and High-Performance Computing
    Goel, Satvik
    Kumar, Saurabh
    Tripathi, Ritam
    Bajpai, Shivansh
    Soni, Rahul
    Chauhan, R. K.
    IETE JOURNAL OF RESEARCH, 2024, 70 (12) : 8684 - 8691
  • [22] Mixed Full Adder topologies for high-performance low-power arithmetic circuits
    Alioto, M.
    Di Cataldo, G.
    Palumbob, G.
    MICROELECTRONICS JOURNAL, 2007, 38 (01) : 130 - 139
  • [23] Implementation of Full Adder Cells for Ultra Low Power Energy Efficient Computing Applications
    Basha, Mohammed Mahaboob
    Rao, Vadde Seetharama
    Poreddy, Lachi Reddy
    Madhurima, V
    Gundala, Srinivasulu
    Stan, Ovidiu Petra
    2ND INTERNATIONAL CONFERENCE ON SUSTAINABLE COMPUTING AND SMART SYSTEMS, ICSCSS 2024, 2024, : 53 - 58
  • [24] A Novel High-Performance Hybrid Full Adder for VLSI Circuits
    Rajagopal, Thiruvengadam
    Chakrapani, Arvind
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5718 - 5732
  • [25] Power Aware and Delay Efficient Hybrid CMOS Full-Adder for Ultra Deep Submicron Technology
    Konijeti, Narasimha Rao
    Ravindra, J. V. R.
    Yagateela, Pandurangaiah
    UKSIM-AMSS SEVENTH EUROPEAN MODELLING SYMPOSIUM ON COMPUTER MODELLING AND SIMULATION (EMS 2013), 2013, : 697 - 700
  • [26] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [27] Design of a novel low power 8-transistor 1-bit full adder cell
    Wei, Yi
    Shen, Ji-zhong
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2011, 12 (07): : 604 - 607
  • [28] High-performance low-power full-swing full adder cores with output driving capability
    Tung, Chiou-Kou
    Shieh, Shao-Hui
    Hung, Yu-Cherng
    Tsai, Ming-Chien
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 614 - +
  • [29] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (02): : 587 - 599
  • [30] High-Efficient, Ultra-Low-Power and High-Speed 4:2 Compressor with a New Full Adder Cell for Bioelectronics Applications
    Ayoub Sadeghi
    Nabiollah Shiri
    Mahmood Rafiee
    Circuits, Systems, and Signal Processing, 2020, 39 : 6247 - 6275